전자부품 데이터시트 검색엔진
  Korean  ▼
ALLDATASHEET.CO.KR

X  

GS8342Q36E-300I 데이터시트(PDF) 8 Page - GSI Technology

부품명 GS8342Q36E-300I
상세설명  36Mb SigmaQuad-II Burst of 4 SRAM
Download  34 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
제조업체  GSI [GSI Technology]
홈페이지  http://www.gsitechnology.com
Logo GSI - GSI Technology

GS8342Q36E-300I 데이터시트(HTML) 8 Page - GSI Technology

Back Button GS8342Q36E-300I Datasheet HTML 4Page - GSI Technology GS8342Q36E-300I Datasheet HTML 5Page - GSI Technology GS8342Q36E-300I Datasheet HTML 6Page - GSI Technology GS8342Q36E-300I Datasheet HTML 7Page - GSI Technology GS8342Q36E-300I Datasheet HTML 8Page - GSI Technology GS8342Q36E-300I Datasheet HTML 9Page - GSI Technology GS8342Q36E-300I Datasheet HTML 10Page - GSI Technology GS8342Q36E-300I Datasheet HTML 11Page - GSI Technology GS8342Q36E-300I Datasheet HTML 12Page - GSI Technology Next Button
Zoom Inzoom in Zoom Outzoom out
 8 / 34 page
background image
Preliminary
GS8342Q08/09/18/36E-300/250/200/167
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.02 8/2005
8/34
© 2003, GSI Technology
SigmaQuad-II B2 SRAM DDR Write
The write port samples the status of the W pin at each rising edge of K and the Address Input pins on the following rising edge of
K. A low on the Write Enable-bar pin, W, begins a write cycle. The first of the data-in pairs associated with the write command is
clocked in with the same rising edge of K used to capture the write command. The second of the two data in transfers is captured on
the rising edge of K along with the write address. Clocking in a high on W causes a write port deselect cycle.
SigmaQuad-II B2 Double Data Rate SRAM Write First
Write A
Read B
Read C Write D
NOP
Read E Write F
Read G Write H
NOP
A
B
C
D
E
F
G
H
A
A+1
D
D+1
F
F+1
H
H+1
A
A+1
D
D+1
F
F+1
H
H+1
B
B+1
C
C+1
E
E+1
K
K
Address
R
W
BWx
D
C
C
Q
CQ
CQ
SigmaQuad-II B4 SRAM DDR Read
Special Functions
Byte Write and Nybble Write Control
Byte Write Enable pins are sampled at the same time that Data In is sampled. A high on the Byte Write Enable pin associated with
a particular byte (e.g., BW0 controls D0–D8 inputs) will inhibit the storage of that particular byte, leaving whatever data may be
stored at the current address at that byte location undisturbed. Any or all of the Byte Write Enable pins may be driven high or low
during the data in sample times in a write sequence.
Each write enable command and write address loaded into the RAM provides the base address for a 2 beat data transfer. The x18
version of the RAM, for example, may write 36 bits in association with each address loaded. Any 9-bit byte may be masked in any
write sequence.
Nybble Write (4-bit) control is implemented on the 8-bit-wide version of the device. For the x8 version of the device, “Nybble
Write Enable” and “NBx” may be substituted in all the discussion above.


유사한 부품 번호 - GS8342Q36E-300I

제조업체부품명데이터시트상세설명
logo
GSI Technology
GS8342Q36BD-333I GSI-GS8342Q36BD-333I Datasheet
666Kb / 34P
   36Mb SigmaQuad-IITM Burst of 2 SRAM
More results

유사한 설명 - GS8342Q36E-300I

제조업체부품명데이터시트상세설명
logo
GSI Technology
GS8342D08E GSI-GS8342D08E Datasheet
1Mb / 37P
   36Mb SigmaQuad-II Burst of 4 SRAM
GS8342D06 GSI-GS8342D06 Datasheet
412Kb / 30P
   36Mb SigmaQuad-II Burst of 4 SRAM
GS8342DT20BD-500 GSI-GS8342DT20BD-500 Datasheet
524Kb / 30P
   36Mb SigmaQuad-II Burst of 4 SRAM
GS8342D38BGD-350 GSI-GS8342D38BGD-350 Datasheet
523Kb / 30P
   36Mb SigmaQuad-IITM Burst of 4 SRAM
GS8342D11BGD-350 GSI-GS8342D11BGD-350 Datasheet
523Kb / 30P
   36Mb SigmaQuad-IITM Burst of 4 SRAM
GS8342DT11BD-550 GSI-GS8342DT11BD-550 Datasheet
524Kb / 30P
   36Mb SigmaQuad-IITM Burst of 4 SRAM
GS8342DT38BD-400I GSI-GS8342DT38BD-400I Datasheet
524Kb / 30P
   36Mb SigmaQuad-IITM Burst of 4 SRAM
GS8342D10BGD-450 GSI-GS8342D10BGD-450 Datasheet
506Kb / 29P
   36Mb SigmaQuad-IITM Burst of 4 SRAM
GS8342D11BGD-550 GSI-GS8342D11BGD-550 Datasheet
523Kb / 30P
   36Mb SigmaQuad-IITM Burst of 4 SRAM
GS8342D19BD-300I GSI-GS8342D19BD-300I Datasheet
506Kb / 29P
   36Mb SigmaQuad-IITM Burst of 4 SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34


데이터시트 다운로드

Go To PDF Page


링크 URL




개인정보취급방침
ALLDATASHEET.CO.KR
ALLDATASHEET 가 귀하에 도움이 되셨나요?  [ DONATE ] 

Alldatasheet는?   |   광고문의   |   운영자에게 연락하기   |   개인정보취급방침   |   링크교환   |   제조사별 검색
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com