전자부품 데이터시트 검색엔진
  Korean  ▼
ALLDATASHEET.CO.KR

X  

AD5371BSTZ 데이터시트(PDF) 6 Page - Analog Devices

부품명 AD5371BSTZ
상세설명  40-Channel, 14-Bit Serial Input, Voltage-Output DAC
Download  25 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
제조업체  AD [Analog Devices]
홈페이지  http://www.analog.com
Logo AD - Analog Devices

AD5371BSTZ 데이터시트(HTML) 6 Page - Analog Devices

Back Button AD5371BSTZ Datasheet HTML 2Page - Analog Devices AD5371BSTZ Datasheet HTML 3Page - Analog Devices AD5371BSTZ Datasheet HTML 4Page - Analog Devices AD5371BSTZ Datasheet HTML 5Page - Analog Devices AD5371BSTZ Datasheet HTML 6Page - Analog Devices AD5371BSTZ Datasheet HTML 7Page - Analog Devices AD5371BSTZ Datasheet HTML 8Page - Analog Devices AD5371BSTZ Datasheet HTML 9Page - Analog Devices AD5371BSTZ Datasheet HTML 10Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 6 / 25 page
background image
Preliminary Technical Data
AD5371
Rev. P
rF | Page 6 of 25
TIMING CHARACTERISTICS
DVCC = 2.3 V to 5.5 V; VDD = 8 V to 16.5 V; VSS = −4.5 V to −16.5 V; VREF = 3 V; AGND = DGND = SIGGND = 0 V; RL = Open Circuit;
Gain (m), Offset (c) and DAC Offset registers at default values; all specifications TMIN to TMAX, unless otherwise noted.
SPI INTERFACE (
Figure 4 and Figure 5)
Parameter1, 2, 3
Limit at TMIN, TMAX
Unit
Description
t1
20
ns min
SCLK Cycle Time.
t2
8
ns min
SCLK High Time.
t3
8
ns min
SCLK Low Time.
t4
11
ns min
SYNC Falling Edge to SCLK Falling Edge Setup Time.
t5
20
ns min
Minimum SYNC High Time.
t6
10
ns min
24th SCLK Falling Edge to SYNC Rising Edge.
t7
5
ns min
Data Setup Time.
t8
5
ns min
Data Hold Time.
t93
42
ns max
SYNC Rising Edge to BUSY Falling Edge.
t10
1.25
µs max
BUSY Pulse Width Low (Single-Channel Update.) See
Table 7
t11
500
ns max
Single-Channel Update Cycle Time
t12
20
ns min
24th SCLK Falling Edge to LDAC Falling Edge.
t13
10
ns min
LDAC Pulse Width Low.
t14
3
µs max
BUSY Rising Edge to DAC Output Response Time.
t15
0
ns min
BUSY Rising Edge to LDAC Falling Edge.
t16
3
µs max
LDAC Falling Edge to DAC Output Response Time.
t17
20/30
µs typ/max
DAC Output Settling Time.
t18
125
ns max
CLR/RESET Pulse Activation Time.
t19
30
ns min
RESET Pulse Width Low.
t20
400
µs max
RESET Time Indicated by BUSY
Low.
t21
270
ns min
Minimum SYNC High Time in Readback Mode.
t225
25
ns max
SCLK Rising Edge to SDO Valid.
LVDS INTERFACE (
Figure 6)
Parameter1, 2, 3
Limit at TMIN, TMAX
Unit
Description
t1
10
ns min
SCLK Cycle Time.
t2
4
ns min
SCLK Pulse Width High and Low Time.
t3
2
ns min
SYNC to SCLK Setup Time.
t4
2
ns min
Data Setup Time.
t5
2
ns min
Data Hold Time.
t6
2
ns min
SCLK to SYNC Hold Time.
1 Guaranteed by design and characterization, not production tested.
2 All input signals are specified with tr = tf = 2 ns (10% to 90% of VCC) and timed from a voltage level of 1.2 V.
3 See Figure 4 and Figure 5.
4 This is measured with the load circuit of Figure 2.
5 This is measured with the load circuit of Figure 3.
TO
OUTPUT
PIN
VCC
RL
2.2k
CL
50pF
VOL
200µA
200µA
50pF
CL
IOL
IOL
VOH(min)-VOL (max)
2
TO
OUTPUT
PIN
Figure 2. Load Circuit for BUSY Timing Diagram
Figure 3. Load Circuit for SDO Timing Diagram


유사한 부품 번호 - AD5371BSTZ

제조업체부품명데이터시트상세설명
logo
Analog Devices
AD537 AD-AD537 Datasheet
179Kb / 8P
   Integrated Circuit Voltage-to-Frequency Converter
REV. C
AD537 AD-AD537 Datasheet
722Kb / 9P
   Integrated Circuit Voltage-to.Frequency Converter
AD5370 AD-AD5370 Datasheet
292Kb / 24P
   40-Channel, 16-Bit, Serial Input, Voltage-Output DACs
Rev. PrF
AD5370BCPZ AD-AD5370BCPZ Datasheet
292Kb / 24P
   40-Channel, 16-Bit, Serial Input, Voltage-Output DACs
Rev. PrF
AD5370BSTZ AD-AD5370BSTZ Datasheet
292Kb / 24P
   40-Channel, 16-Bit, Serial Input, Voltage-Output DACs
Rev. PrF
More results

유사한 설명 - AD5371BSTZ

제조업체부품명데이터시트상세설명
logo
Analog Devices
AD5379 AD-AD5379_15 Datasheet
630Kb / 29P
   40-Channel, 14-Bit, Parallel and Serial Input, Bipolar Voltage-Output DAC
REV. B
AD5379 AD-AD5379 Datasheet
393Kb / 28P
   40-Channel, 14-Bit, Parallel and Serial Input, Bipolar Voltage-Output DAC
REV. 0
AD5370 AD-AD5370_15 Datasheet
652Kb / 29P
   40-Channel,16-Bit, Serial Input, Voltage Output DAC
REV. 0
AD5360 AD-AD5360 Datasheet
284Kb / 25P
   16-Channel, 16/14-Bit, Serial Input, Voltage-Output DAC
Rev. PrF
AD5372 AD-AD5372_15 Datasheet
722Kb / 29P
   32-Channel, 16-/14-Bit, Serial Input, Voltage Output DAC
REV. C
AD5373 AD-AD5373_15 Datasheet
722Kb / 29P
   32-Channel, 16-/14-Bit, Serial Input, Voltage Output DAC
REV. C
AD5363 AD-AD5363_15 Datasheet
701Kb / 29P
   8-Channel, 16-/14-Bit, Serial Input, Voltage Output DAC
REV. A
AD5362 AD-AD5362 Datasheet
295Kb / 25P
   8-Channel, 16/14-Bit, Serial Input, Voltage-Output DAC
Rev. PrF
AD5360 AD-AD5360_15 Datasheet
624Kb / 29P
   16-Channel, 16-/14-Bit, Serial Input, Voltage-Output DAC
REV. A
AD5360 AD-AD5360_08 Datasheet
825Kb / 28P
   16-Channel, 16-/14-Bit, Serial Input, Voltage-Output DAC
REV. A
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25


데이터시트 다운로드

Go To PDF Page


링크 URL




개인정보취급방침
ALLDATASHEET.CO.KR
ALLDATASHEET 가 귀하에 도움이 되셨나요?  [ DONATE ] 

Alldatasheet는?   |   광고문의   |   운영자에게 연락하기   |   개인정보취급방침   |   링크교환   |   제조사별 검색
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com