전자부품 데이터시트 검색엔진
  Korean  ▼
ALLDATASHEET.CO.KR

X  

AD8325-EVAL 데이터시트(PDF) 8 Page - Analog Devices

부품명 AD8325-EVAL
상세설명  5 V CATV Line Driver Fine Step Output Power Control
Download  16 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
제조업체  AD [Analog Devices]
홈페이지  http://www.analog.com
Logo AD - Analog Devices

AD8325-EVAL 데이터시트(HTML) 8 Page - Analog Devices

Back Button AD8325-EVAL Datasheet HTML 4Page - Analog Devices AD8325-EVAL Datasheet HTML 5Page - Analog Devices AD8325-EVAL Datasheet HTML 6Page - Analog Devices AD8325-EVAL Datasheet HTML 7Page - Analog Devices AD8325-EVAL Datasheet HTML 8Page - Analog Devices AD8325-EVAL Datasheet HTML 9Page - Analog Devices AD8325-EVAL Datasheet HTML 10Page - Analog Devices AD8325-EVAL Datasheet HTML 11Page - Analog Devices AD8325-EVAL Datasheet HTML 12Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 8 / 16 page
background image
AD8325
Output Bias, Impedance, and Termination
The differential output pins VOUT+ and VOUT– are also biased to a
dc level of approximately VCC/2. Therefore, the outputs should be
ac-coupled before being applied to the load. This is accomplished
with a 1:1 transformer as seen in the typical applications circuit
of Figure 6. The transformer also converts the output signal
from differential to single-ended, while maintaining a proper
impedance match to the line. The differential output impedance
of the AD8325 is internally maintained at 75
W, regardless of
whether the amplifier is in transmit enable mode (TXEN = 1)
or transmit disable mode (TXEN = 0). If the output signal is
being evaluated on standard 50
W test equipment, a 75 W to 50 W
pad must be used to provide the test circuit with the correct
impedance match.
Power Supply Decoupling, Grounding, and Layout
Considerations
Careful attention to printed circuit board layout details will
prevent problems due to associated board parasitics. Proper RF
design techniques are mandatory. The 5 V supply power should be
delivered to each of the VCC pins via a low impedance power bus
to ensure that each pin is at the same potential. The power bus
should be decoupled to ground with a 10
mF tantalum capacitor
located in close proximity to the AD8325. In addition to the
10
mF capacitor, each VCC pin should be individually decoupled to
ground with a 0.1
mF ceramic chip capacitor located as close to
the pin as possible. The pin labeled BYP (Pin 21) should also be
decoupled with a 0.1
mF capacitor. The PCB should have a low-
impedance ground plane covering all unused portions of the
component side of the board, except in the area of the input and
output traces (see Figure 10). It is important that all of the
AD8325’s ground pins are connected to the ground plane to
ensure proper grounding of all internal nodes. The differential
5V
TXEN
SLEEP
input and output traces should be kept as short and symmetrical
as possible. In addition, the input and output traces should be
kept far apart in order to minimize coupling (crosstalk) through
the board. Following these guidelines will improve the overall
performance of the AD8325 in all applications.
Initial Power-Up
When the 5 V supply is first applied to the VCC pins of the
AD8325, the gain setting of the amplifier is indeterminate.
Therefore, as power is first applied to the amplifier, the TXEN
pin should be held low (Logic 0) thus preventing forward signal
transmission. After power has been applied to the amplifier, the
gain can be set to the desired level by following the procedure in
the SPI Programming and Gain Adjustment section. The TXEN
pin can then be brought from Logic 0 to 1, enabling forward
signal transmission at the desired gain level.
Between Burst Operation
The asynchronous TXEN pin is used to place the AD8325 into
“Between Burst” mode while maintaining a differential output
impedance of 75
W. Applying a Logic 0 to the TXEN pin acti­
vates the on-chip reverse amplifier, providing a 74% reduction
in consumed power. The supply current is reduced from approxi­
mately 133 mA to approximately 35 mA. In this mode of
operation, between burst noise is minimized and the amplifier
can no longer transmit in the upstream direction. In addition to
the TXEN pin, the AD8325 also incorporates an asynchronous
SLEEP pin, which may be used to place the amplifier in a high
output impedance state and further reduce the supply current to
approximately 4 mA. Applying a Logic 0 to the
SLEEP pin
places the amplifier into
SLEEP mode. Transitioning into or
out of
SLEEP mode will result in a transient voltage at the output
of the amplifier. Therefore, use only the TXEN pin for DOCSIS
compliant “Between Burst” operation.
DATEN
SDATA
CLK
GND1
VCC
SLEEP
GND2
VCC1
VCC2
GND3
GND4
GND5
OUT–
GND11
VCC6
VIN–
VIN+
GND10
VCC5
GND9
BYP
VCC4
VCC3
GND8
GND7
GND6
OUT+
AD8325 TSSOP
DATEN
SDATA
CLK
10
�F
25V
0.1
�F
0.1
�F
0.1
�F
TOKO 617DB-A0070
TO DIPLEXER ZIN = 75�
0.1
�F
0.1
�F
0.1
�F
0.1
�F
0.1
�F
0.1
�F
0.1
�F
165
VIN–
VIN+
ZIN = 150�
TXEN
Figure 6. Typical Applications Circuit
–8–
REV. A


유사한 부품 번호 - AD8325-EVAL

제조업체부품명데이터시트상세설명
logo
Analog Devices
AD8325-EVAL AD-AD8325-EVAL Datasheet
304Kb / 16P
   5 V CATV Line Driver Fine Step Output Power Control
REV. 0
More results

유사한 설명 - AD8325-EVAL

제조업체부품명데이터시트상세설명
logo
Analog Devices
AD8323 AD-AD8323 Datasheet
277Kb / 16P
   5 V CATV Line Driver Fine Step Output Power Control
REV. 0
AD8325 AD-AD8325 Datasheet
304Kb / 16P
   5 V CATV Line Driver Fine Step Output Power Control
REV. 0
AD8323 AD-AD8323_15 Datasheet
715Kb / 16P
   5 V CATV Line Driver Fine Step Output Power Control
REV. 0
AD8322 AD-AD8322 Datasheet
243Kb / 16P
   5 V CATV Line Driver Coarse Step Output Power Control
REV. 0
AD8322 AD-AD8322_15 Datasheet
687Kb / 16P
   5 V CATV Line Driver Coarse Step Output Power Control
REV. 0
AD8327 AD-AD8327 Datasheet
307Kb / 20P
   5 V CATV Line Driver Coarse Step Output Power Control
REV. 0
AD8327 AD-AD8327_15 Datasheet
885Kb / 20P
   5 V CATV Line Driver Coarse Step Output Power Control
REV. 0
AD8326 AD-AD8326 Datasheet
475Kb / 24P
   High Output Power Programmable CATV Line Driver
REV. 0
AD8326 AD-AD8326_15 Datasheet
1Mb / 24P
   High Output Power Programmable CATV Line Driver
REV. 0
AD8321ARZ AD-AD8321ARZ Datasheet
593Kb / 20P
   Gain Programmable CATV Line DRiver
REV. A
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16


데이터시트 다운로드

Go To PDF Page


링크 URL




개인정보취급방침
ALLDATASHEET.CO.KR
ALLDATASHEET 가 귀하에 도움이 되셨나요?  [ DONATE ] 

Alldatasheet는?   |   광고문의   |   운영자에게 연락하기   |   개인정보취급방침   |   링크교환   |   제조사별 검색
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com