전자부품 데이터시트 검색엔진 |
|
TC5565APL-15 데이터시트(PDF) 8 Page - Toshiba Semiconductor |
|
TC5565APL-15 데이터시트(HTML) 8 Page - Toshiba Semiconductor |
8 / 9 page TC5565APL-10, TC5565APL-12, TC5565APL-15 TC5565AFL-10, TC5565AFL-12, TC5565AFL-15 Note 2 : In \CE1 controlled data retention mode, minimum standby current mode is achieved under the condition Of CE2<= O.2V Or CE2>= VDD -0.2V. 3 : If the VIH of \CE1 is 2.2V in operation, IDDS1 current flows during the period that the VDD voltage is going down from 4.5V to 2.4V, 4 ; In CE2 controlled data retention mode, minimum standby current mode is achieved under the condition of CE2 <= 0.2V. DEVICE INFORMATION The TC5565APL/AFL is an synchronous RAM using address activated circuit technology, thus the internal operation is synchronous. Then once row address change occur, the precharge operation is executed by internal pulse generated from row address transient. Therefore the peak current flows only after row address change, as shown in the following figure. This peak current may induce the noise on VDD /GND lines. Thus the use of about 0.1uF decoupling capacitor for every device is recommended to eliminate such noise. |
유사한 부품 번호 - TC5565APL-15 |
|
유사한 설명 - TC5565APL-15 |
|
|
링크 URL |
개인정보취급방침 |
ALLDATASHEET.CO.KR |
ALLDATASHEET 가 귀하에 도움이 되셨나요? [ DONATE ] |
Alldatasheet는? | 광고문의 | 운영자에게 연락하기 | 개인정보취급방침 | 링크교환 | 제조사별 검색 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |