전자부품 데이터시트 검색엔진 |
|
AD5290YRMZ10-R7 데이터시트(PDF) 7 Page - Analog Devices |
|
AD5290YRMZ10-R7 데이터시트(HTML) 7 Page - Analog Devices |
7 / 20 page Data Sheet AD5290 Rev. C | Page 7 of 20 INTERFACE TIMING CHARACTERISTICS Table 3. Parameter 1, 2 Symbol Conditions Min Typ Max Unit Clock Frequency fCLK 4 MHz Input Clock Pulse Width tCH, tCL Clock level high or low 120 ns Data Setup Time tDS 30 ns Data Hold Time tDH 20 ns CLK to SDO Propagation Delay3 tPD RPull-up = 2.2 kΩ, CL < 20 pF 10 100 ns CS Setup Time tCSS 120 ns CS High Pulse Width tCSW 150 ns CLK Fall to CS Fall Hold Time tCSH0 10 ns CLK Rise to CS Rise Hold Time tCSH 120 ns CS Rise to Clock Rise Setup tCS1 120 ns 1 See Figure 3 for the location of the measured values. All input control voltages are specified with tR = tF = 1 ns (10% to 90% of VDD) and timed from a voltage level of 1.6 V. Switching characteristics are measured using VDD = +15 V and VSS = −15 V. 2 Guaranteed by design and not subject to production test. 3 Propagation delay depends on the value of VDD, RPull-up, and CL. |
유사한 부품 번호 - AD5290YRMZ10-R7 |
|
유사한 설명 - AD5290YRMZ10-R7 |
|
|
링크 URL |
개인정보취급방침 |
ALLDATASHEET.CO.KR |
ALLDATASHEET 가 귀하에 도움이 되셨나요? [ DONATE ] |
Alldatasheet는? | 광고문의 | 운영자에게 연락하기 | 개인정보취급방침 | 링크교환 | 제조사별 검색 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |