전자부품 데이터시트 검색엔진
  Korean  ▼
ALLDATASHEET.CO.KR

X  

CAT1163LI-25-G 데이터시트(PDF) 7 Page - ON Semiconductor

부품명 CAT1163LI-25-G
상세설명  Supervisory Circuits with Supervisory Circuits with
Download  12 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
제조업체  ONSEMI [ON Semiconductor]
홈페이지  http://www.onsemi.com
Logo ONSEMI - ON Semiconductor

CAT1163LI-25-G 데이터시트(HTML) 7 Page - ON Semiconductor

Back Button CAT1163LI-25-G Datasheet HTML 3Page - ON Semiconductor CAT1163LI-25-G Datasheet HTML 4Page - ON Semiconductor CAT1163LI-25-G Datasheet HTML 5Page - ON Semiconductor CAT1163LI-25-G Datasheet HTML 6Page - ON Semiconductor CAT1163LI-25-G Datasheet HTML 7Page - ON Semiconductor CAT1163LI-25-G Datasheet HTML 8Page - ON Semiconductor CAT1163LI-25-G Datasheet HTML 9Page - ON Semiconductor CAT1163LI-25-G Datasheet HTML 10Page - ON Semiconductor CAT1163LI-25-G Datasheet HTML 11Page - ON Semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 12 page
background image
CAT1163
http://onsemi.com
7
FUCTIONAL DESCRIPTION
The CAT1163 supports the I2C Bus data transmission
protocol. This Inter−Integrated Circuit Bus protocol defines
any device that sends data to the bus to be a transmitter and
any device receiving data to be a receiver. The transfer is
controlled by the Master device which generates the serial
clock and all START and STOP conditions for bus access.
Both the Master device and Slave device can operate as
either transmitter or receiver, but the Master device controls
which mode is activated.
I2C Bus Protocol
The features of the I2C bus protocol are defined as
follows:
1. Data transfer may be initiated only when the bus is
not busy.
2. During a data transfer, the data line must remain
stable whenever the clock line is high. Any
changes in the data line while the clock line is high
will be interpreted as a START or STOP condition.
START Condition
The START Condition precedes all commands to the
device, and is defined as a HIGH to LOW transition of SDA
when SCL is HIGH. The CAT1163 monitors the SDA and
SCL lines and will not respond until this condition is met.
STOP Condition
A LOW to HIGH transition of SDA when SCL is HIGH
determines the STOP condition. All operations must end
with a STOP condition.
Device Addressing
The Master begins a transmission by sending a START
condition. The Master sends the address of the particular
slave device it is requesting. The four most significant bits
of the 8−bit slave address are fixed as 1010.
The next three bits (Figure 6) define memory addressing.
For the CAT1163 the three bits define higher order bits.
The last bit of the slave address specifies whether a Read
or Write operation is to be performed. When this bit is set to
1, a Read operation is selected, and when set to 0, a Write
operation is selected.
After the Master sends a START condition and the slave
address byte, the CAT1163 monitors the bus and responds
with an acknowledge (on the SDA line) when its address
matches the transmitted slave address. The CAT1163 then
performs a Read or Write operation depending on the
R/W bit.
Figure 5. Acknowledge Timing
ACKNOWLEDGE
1
RT
STA
SCL FROM
MASTER
8
DATA OUTPUT
FROM TRANSMITTER
DATA OUTPUT
FROM RECEIVER
9
Figure 6. Slave Address Bits
1
0
1
0
a10
a9
a8
R/W
Note: a8, a9 and a10 correspond to the address of the memory array address word.
CAT1163
Acknowledge
After a successful data transfer, each receiving device is
required to generate an acknowledge. The acknowledging
device pulls down the SDA line during the ninth clock cycle,
signaling that it received the 8 bits of data.
The CAT1163 responds with an acknowledge after
receiving a START condition and its slave address. If the
device has been selected along with a write operation, it
responds with an acknowledge after receiving each 8−bit
byte.
When the CAT1163 begins a READ mode it transmits 8
bits of data, releases the SDA line and monitors the line for
an acknowledge. Once it receives this acknowledge, the
CAT1163 will continue to transmit data. If no acknowledge
is sent by the Master, the device terminates data transmission
and waits for a STOP condition.


유사한 부품 번호 - CAT1163LI-25-G

제조업체부품명데이터시트상세설명
logo
Catalyst Semiconductor
CAT1163LI-25-G CATALYST-CAT1163LI-25-G Datasheet
211Kb / 14P
   Supervisory Circuits with I2C Serial Serial CMOS EEPROM, Precision Reset Controller and Watchdog Timer (16K)
logo
ON Semiconductor
CAT1163LI-25-G ONSEMI-CAT1163LI-25-G Datasheet
239Kb / 14P
   Supervisory Circuits with I2C Serial CMOS EEPROM, Precision Reset Controller and Watchdog Timer (16K)
Doc. No. MD-3003 Rev. I
logo
Catalyst Semiconductor
CAT1163LI-25-GT2 CATALYST-CAT1163LI-25-GT2 Datasheet
150Kb / 14P
   Supervisory Circuits with I2C Serial Serial CMOS EEPROM, Precision Reset Controller and Watchdog Timer
CAT1163LI-25-GT3 CATALYST-CAT1163LI-25-GT3 Datasheet
150Kb / 14P
   Supervisory Circuits with I2C Serial Serial CMOS EEPROM, Precision Reset Controller and Watchdog Timer
More results

유사한 설명 - CAT1163LI-25-G

제조업체부품명데이터시트상세설명
logo
Analog Devices
ADM6316DZ26ARJZ-R7 AD-ADM6316DZ26ARJZ-R7 Datasheet
254Kb / 16P
   Supervisory Circuits with Watchdog
Rev. F
logo
Maxim Integrated Produc...
MAX6324HUT23-T MAXIM-MAX6324HUT23-T Datasheet
174Kb / 13P
   Supervisory Circuits with Windowed
Rev 6; 1/11
logo
Analog Devices
ADM6316CY29ARJZ-R7 AD-ADM6316CY29ARJZ-R7 Datasheet
254Kb / 16P
   Supervisory Circuits with Watchdog
Rev. F
logo
Micrel Semiconductor
MIC705 MICREL-MIC705 Datasheet
177Kb / 8P
   Supervisory Circuits
logo
ON Semiconductor
N84C163 ONSEMI-N84C163_18 Datasheet
212Kb / 13P
   Supervisory Circuits
May, 2018 ??Rev. 1
N84C161 ONSEMI-N84C161_18 Datasheet
212Kb / 13P
   Supervisory Circuits
May, 2018 ??Rev. 1
logo
Analog Devices
ADM705 AD-ADM705_08 Datasheet
338Kb / 12P
   Supervisory Circuits
Rev. G
logo
ON Semiconductor
CAT1024 ONSEMI-CAT1024_18 Datasheet
404Kb / 23P
   Supervisory Circuits
May, 2018 ??Rev. 21
logo
Texas Instruments
TPS3813J25 TI-TPS3813J25 Datasheet
191Kb / 12P
[Old version datasheet]   PROCESSOR SUPERVISORY CIRCUITS WITH WINDOW-WATCHDOG
TPS3813K33-EP TI1-TPS3813K33-EP Datasheet
452Kb / 16P
[Old version datasheet]   PROCESSOR SUPERVISORY CIRCUITS WITH WINDOW-WATCHDOG
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12


데이터시트 다운로드

Go To PDF Page


링크 URL




개인정보취급방침
ALLDATASHEET.CO.KR
ALLDATASHEET 가 귀하에 도움이 되셨나요?  [ DONATE ] 

Alldatasheet는?   |   광고문의   |   운영자에게 연락하기   |   개인정보취급방침   |   링크교환   |   제조사별 검색
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com