전자부품 데이터시트 검색엔진
  Korean  ▼
ALLDATASHEET.CO.KR

X  

CDCEL937-Q1 데이터시트(PDF) 5 Page - Texas Instruments

Click here to check the latest version.
부품명 CDCEL937-Q1
상세설명  PROGRAMMABLE 3-PLL VCXO CLOCK SYNTHESIZER
Download  30 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
제조업체  TI1 [Texas Instruments]
홈페이지  http://www.ti.com
Logo TI1 - Texas Instruments

CDCEL937-Q1 데이터시트(HTML) 5 Page - Texas Instruments

  CDCEL937-Q1 Datasheet HTML 1Page - Texas Instruments CDCEL937-Q1 Datasheet HTML 2Page - Texas Instruments CDCEL937-Q1 Datasheet HTML 3Page - Texas Instruments CDCEL937-Q1 Datasheet HTML 4Page - Texas Instruments CDCEL937-Q1 Datasheet HTML 5Page - Texas Instruments CDCEL937-Q1 Datasheet HTML 6Page - Texas Instruments CDCEL937-Q1 Datasheet HTML 7Page - Texas Instruments CDCEL937-Q1 Datasheet HTML 8Page - Texas Instruments CDCEL937-Q1 Datasheet HTML 9Page - Texas Instruments Next Button
Zoom Inzoom in Zoom Outzoom out
 5 / 30 page
background image
CDCE937-Q1
CDCEL937-Q1
www.ti.com
SCAS892B – FEBRUARY 2010 – REVISED MAY 2010
RECOMMENDED CRYSTAL/VCXO SPECIFICATIONS
(1)
MIN
NOM
MAX
UNIT
fXtal
Crystal input frequency range (fundamental mode)
8
27
32
MHz
ESR
Effective series resistance
100
fPR
Pulling range (0 V
≤ Vctrl ≤ 1.8 V)(2)
±120
±150
ppm
Frequency control voltage, Vctrl
0
VDD
V
C0/C1
Pullability ratio
220
CL
On-chip load capacitance at Xin and Xout
0
20
pF
(1)
For more information about VCXO configuration, and crystal recommendation, see application report (SCAA085).
(2)
Pulling range depends on crystal-type, on-chip crystal load capacitance and PCB stray capacitance; pulling range of min ±120 ppm
applies for crystal listed in the application report (SCAA085).
EEPROM SPECIFICATION
MIN
TYP
MAX
UNIT
EEcyc
Programming cycles of EEPROM
1000
cycles
EEret
Data retention
10
years
CLK_IN TIMING REQUIREMENTS
over recommended ranges of supply voltage, load, and operating ambient temperature
MIN
NOM
MAX
UNIT
PLL bypass mode
0
160
fCLK
LVCMOS clock input frequency
MHz
PLL mode
8
160
tr / tf
Rise and fall time CLK signal (20% to 80%)
3
ns
dutyCLK
Duty cycle CLK at VDD/2
40%
60%
SDA/SCL TIMING REQUIREMENTS
see Figure 12
STANDARD
FAST
MODE
MODE
UNIT
MIN
MAX
MIN
MAX
fSCL
SCL clock frequency
0
100
0
400
kHz
tsu(START)
START setup time (SCL high before SDA low)
4.7
0.6
ms
th(START)
START hold time (SCL low after SDA low)
4
0.6
ms
tw(SCLL)
SCL low-pulse duration
4.7
1.3
ms
tw(SCLH)
SCL high-pulse duration
4
0.6
ms
th(SDA)
SDA hold time (SDA valid after SCL low)
0
3.45
0
0.9
ms
tsu(SDA)
SDA setup time
250
100
ns
tr
SCL/SDA input rise time
1000
300
ns
tf
SCL/SDA input fall time
300
300
ns
tsu(STOP)
STOP setup time
4
0.6
ms
tBUS
Bus free time between a STOP and START condition
4.7
1.3
ms
Copyright © 2010, Texas Instruments Incorporated
Submit Documentation Feedback
5
Product Folder Link(s): CDCE937-Q1


유사한 부품 번호 - CDCEL937-Q1

제조업체부품명데이터시트상세설명
logo
Texas Instruments
CDCEL937-Q1 TI1-CDCEL937-Q1 Datasheet
1Mb / 39P
[Old version datasheet]   Flexible Low Power LVCMOS Clock Generator With SSC Support For EMI Reduction
More results

유사한 설명 - CDCEL937-Q1

제조업체부품명데이터시트상세설명
logo
Texas Instruments
CDCE913 TI1-CDCE913_15 Datasheet
1Mb / 35P
[Old version datasheet]   Programmable 1-PLL VCXO Clock Synthesizer
CDCE913-Q1 TI1-CDCE913-Q1 Datasheet
897Kb / 27P
[Old version datasheet]   Programmable 1-PLL VCXO Clock Synthesizer
logo
Integrated Circuit Syst...
ICS271 ICST-ICS271 Datasheet
170Kb / 8P
   Triple PLL Field Programmable VCXO Clock Synthesizer
ICS275 ICST-ICS275 Datasheet
164Kb / 8P
   Triple PLL Field Programmable VCXO Clock Synthesizer
ICS276 ICST-ICS276 Datasheet
166Kb / 8P
   Triple PLL Field Programmable VCXO Clock Synthesizer
ICS270 ICST-ICS270 Datasheet
162Kb / 8P
   Triple PLL Field Programmable VCXO Clock Synthesizer
logo
ON Semiconductor
NB3N65027 ONSEMI-NB3N65027 Datasheet
176Kb / 7P
   3.3V Programmable 3-PLL Clock Synthesizer
June, 2011 ??Rev. 2
logo
Texas Instruments
CDC706 TI-CDC706 Datasheet
1Mb / 41P
[Old version datasheet]   PROGRAMMABLE 3-PLL CLOCK SYNTHESIZER / MULTIPLIER / DIVIDER
CDCE906 TI-CDCE906 Datasheet
1Mb / 33P
[Old version datasheet]   PROGRAMMABLE 3-PLL CLOCK SYNTHESIZER / MULTIPLIER / DIVIDER
CDCE706 TI-CDCE706_10 Datasheet
1Mb / 40P
[Old version datasheet]   PROGRAMMABLE 3-PLL CLOCK SYNTHESIZER/MULTIPLIER/DIVIDER
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30


데이터시트 다운로드

Go To PDF Page


링크 URL




개인정보취급방침
ALLDATASHEET.CO.KR
ALLDATASHEET 가 귀하에 도움이 되셨나요?  [ DONATE ] 

Alldatasheet는?   |   광고문의   |   운영자에게 연락하기   |   개인정보취급방침   |   링크교환   |   제조사별 검색
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com