전자부품 데이터시트 검색엔진
  Korean  ▼
ALLDATASHEET.CO.KR

X  

CDCVF855PWR 데이터시트(PDF) 1 Page - Texas Instruments

Click here to check the latest version.
부품명 CDCVF855PWR
상세설명  2.5-V PHASE-LOCKED-LOOP CLOCK DRIVER
Download  16 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
제조업체  TI1 [Texas Instruments]
홈페이지  http://www.ti.com
Logo TI1 - Texas Instruments

CDCVF855PWR 데이터시트(HTML) 1 Page - Texas Instruments

  CDCVF855PWR Datasheet HTML 1Page - Texas Instruments CDCVF855PWR Datasheet HTML 2Page - Texas Instruments CDCVF855PWR Datasheet HTML 3Page - Texas Instruments CDCVF855PWR Datasheet HTML 4Page - Texas Instruments CDCVF855PWR Datasheet HTML 5Page - Texas Instruments CDCVF855PWR Datasheet HTML 6Page - Texas Instruments CDCVF855PWR Datasheet HTML 7Page - Texas Instruments CDCVF855PWR Datasheet HTML 8Page - Texas Instruments CDCVF855PWR Datasheet HTML 9Page - Texas Instruments Next Button
Zoom Inzoom in Zoom Outzoom out
 1 / 16 page
background image
www.ti.com
FEATURES
DESCRIPTION
APPLICATIONS
CDCVF855
SCAS839A – APRIL 2007 – REVISED MAY 2007
2.5-V PHASE-LOCKED-LOOP CLOCK DRIVER
• Spread-Spectrum Clock Compatible
The CDCVF855 is a high-performance, low-skew,
low-jitter,
zero-delay
buffer
that
distributes
a
• Operating Frequency: 60 MHz to 220 MHz
differential
clock
input
pair
(CLK,
CLK)
to
4
• Low Jitter (Cycle-Cycle): ±60 ps (±40 ps at 200
differential pairs of clock outputs (Y[0:3], Y[0:3]) and
MHz)
one differential pair of feedback clock outputs
• Low Static Phase Offset: ±50 ps
(FBOUT, FBOUT). The clock outputs are controlled
by the clock inputs (CLK, CLK), the feedback clocks
• Low Jitter (Period): ±60 ps (±30 ps at 200 MHz)
(FBIN, FBIN), and the analog power input (AVDD).
• 1-to-4 Differential Clock Distribution (SSTL2)
When PWRDWN is high, the outputs switch in phase
• Best in Class for V
OX = VDD/2 ±0.1 V
and frequency with CLK. When PWRDWN is low, all
outputs are disabled to a high-impedance state
• Operates From Dual 2.6-V or 2.5-V Supplies
(3-state) and the PLL is shut down (low-power
• Available in a 28-Pin TSSOP Package
mode). The device also enters this low-power mode
• Consumes < 100-µA Quiescent Current
when the input frequency falls below a suggested
• External Feedback Pins (FBIN, FBIN) Are Used
detection frequency that is below 20 MHz (typical 10
MHz). An input frequency-detection circuit detects
to Synchronize the Outputs to the Input
the low-frequency condition and, after applying a
Clocks
>20-MHz input signal, this detection circuit turns the
• Meets/Exceeds JEDEC Standard (JESD82-1)
PLL on and enables the outputs.
For DDRI-200/266/333 Specification
When AVDD is strapped low, the PLL is turned off
• Meets/Exceeds Proposed DDRI-400
and bypassed for test purposes. The CDCVF855 is
Specification (JESD82-1A)
also able to track spread-spectrum clocking for
• Enters Low-Power Mode When No CLK Input
reduced EMI.
Signal Is Applied or PWRDWN Is Low
Because the CDCVF855 is based on PLL circuitry, it
requires a stabilization time to achieve phase-lock of
the PLL. This stabilization time is required following
• DDR Memory Modules (DDR400/333/266/200)
power up. The CDCVF855 is characterized for both
• Zero-Delay Fan-Out Buffer
commercial and industrial temperature ranges.
AVAILABLE OPTIONS
TA
TSSOP (PW)
–40
°C to 85°C
CDCVF855PW
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
PRODUCTION DATA information is current as of publication date.
Copyright © 2007, Texas Instruments Incorporated
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.


유사한 부품 번호 - CDCVF855PWR

제조업체부품명데이터시트상세설명
logo
Texas Instruments
CDCVF855 TI-CDCVF855 Datasheet
241Kb / 14P
[Old version datasheet]   2.5-V PHASE-LOCKED-LOOP CLOCK DRIVER
More results

유사한 설명 - CDCVF855PWR

제조업체부품명데이터시트상세설명
logo
Texas Instruments
CDCVF857 TI1-CDCVF857_16 Datasheet
1Mb / 22P
[Old version datasheet]   2.5-V PHASE-LOCKED-LOOP CLOCK DRIVER
CDCVF855 TI-CDCVF855 Datasheet
241Kb / 14P
[Old version datasheet]   2.5-V PHASE-LOCKED-LOOP CLOCK DRIVER
CDCVF857 TI1-CDCVF857_17 Datasheet
1Mb / 23P
[Old version datasheet]   2.5-V PHASE-LOCKED-LOOP CLOCK DRIVER
CDCVF2505-Q1 TI1-CDCVF2505-Q1 Datasheet
225Kb / 10P
[Old version datasheet]   3.3-V CLOCK PHASE-LOCKED LOOP CLOCK DRIVER
logo
Pericom Semiconductor C...
PI6C2502 PERICOM-PI6C2502 Datasheet
371Kb / 6P
   Phase-Locked Loop Clock Driver
PI6C2302 PERICOM-PI6C2302 Datasheet
279Kb / 4P
   Phase-Locked Loop Clock Driver
PI6C2501A PERICOM-PI6C2501A Datasheet
50Kb / 4P
   Phase-Locked Loop Clock Driver
PI6C2502A PERICOM-PI6C2502A Datasheet
276Kb / 4P
   Phase-Locked Loop Clock Driver
PI6C2501 PERICOM-PI6C2501 Datasheet
235Kb / 4P
   Phase-Locked Loop Clock Driver
PI6C2401 PERICOM-PI6C2401 Datasheet
71Kb / 4P
   Phase-Locked Loop Clock Driver
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16


데이터시트 다운로드

Go To PDF Page


링크 URL




개인정보취급방침
ALLDATASHEET.CO.KR
ALLDATASHEET 가 귀하에 도움이 되셨나요?  [ DONATE ] 

Alldatasheet는?   |   광고문의   |   운영자에게 연락하기   |   개인정보취급방침   |   링크교환   |   제조사별 검색
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com