전자부품 데이터시트 검색엔진
  Korean  ▼
ALLDATASHEET.CO.KR

X  

TP3404V 데이터시트(PDF) 8 Page - National Semiconductor (TI)

[Old version datasheet] Texas Instruments acquired National semiconductor.
부품명 TP3404V
상세설명  Quad Digital Adapter for Subscriber Loops (QDASL)
Download  14 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
제조업체  NSC [National Semiconductor (TI)]
홈페이지  http://www.national.com
Logo NSC - National Semiconductor (TI)

TP3404V 데이터시트(HTML) 8 Page - National Semiconductor (TI)

Back Button TP3404V Datasheet HTML 4Page - National Semiconductor (TI) TP3404V Datasheet HTML 5Page - National Semiconductor (TI) TP3404V Datasheet HTML 6Page - National Semiconductor (TI) TP3404V Datasheet HTML 7Page - National Semiconductor (TI) TP3404V Datasheet HTML 8Page - National Semiconductor (TI) TP3404V Datasheet HTML 9Page - National Semiconductor (TI) TP3404V Datasheet HTML 10Page - National Semiconductor (TI) TP3404V Datasheet HTML 11Page - National Semiconductor (TI) TP3404V Datasheet HTML 12Page - National Semiconductor (TI) Next Button
Zoom Inzoom in Zoom Outzoom out
 8 / 14 page
background image
Functional Description (Continued)
LINE CONTROL REGISTERS CTRLN
Each of the 4 transceivers has a Line Control Register
CTRL0 – CTRL3 which provides for control of loop activa-
tion Ioopbacks Interrupt enabling and D channel interface
enabling Table 3 lists the functions
POWER ON INITIALIZATION
Following the initial application of power the QDASL enters
the power-down (de-activated) state in which all the internal
circuits are inactive and in a low power state except for a
Line-Signal Detect Circuit for each of the 4 lines and the
necessary bias circuits The 4 line outputs Lo0 – Lo3 are in
a high impedance state and all digital outputs are inactive
All bits in the Line Control Registers power-up initially set to
‘‘0’’ While powered-down each Line-Signal Detect Circuit
continually monitors its line to detect if the far-end initiates
loop transmission
POWER-UPDOWN CONTROL
To power-up the device and initiate activation bit C7 in any
of the 4 Line Control Registers must be set high see Table
III Setting C7 low de-activates the loop or puts the channel
in power-down state During power-down state internal reg-
ister data is retained and still can be accessed
LOOPBACKS
Four different loopbacks can be set for each line They are
enabled and disabled by setting the corresponding bits in
the Control Register see Table III In addition a line must
be activated to see the effect of loopback commands
1 2BaD Line Loopback
When bit 5 is set to 1 this loop will transfer all three
channels B1 B2 and D that are received at the Li pin
back to the Lo pin Data out on BODO is still the same
as received at the Li input
2 B1 Line Loopback
When bit 4 is set high the loop path is the same as (1)
but only data on the B1 channel is looped back to the
line Transmit data in the B2 and D channels is from the
BiDI pins
3 B2 Line Loopback
As (2) but for the B2 channel
4 2BaD Digital Loopback
This loop will transfer all data (2BaD) received at BIDI
back to BODO The data is also transmitted to the line
TIME-SLOT ASSIGNMENT
The digital interface of the QDASL uses time-division multi-
plexing with data framed in up to 64 possible 8-bit time-
slots per 125 ms frame Channels B1 and B2 for all 4 lines
are clocked in (towards the line) at the BI pin and clocked
out (from the line) at the BO pin A separate port is provided
for the D channel data for all 4 lines which is clocked in on
DI and out on DO In addition to time-slot assignment D
channel data may be assigned into 2-bit sub-slots within
each time slot with up to 256 sub-slots per frame (with
BCLK e 4096 MHz) Each frame starts with the first posi-
tive edge of BCLK after the FS signal goes high and count-
ing of timeslots starts from zero at the beginning of the
frame
Figure 4 shows the timing with some example time-
slot assignments
For each of the 4 QDASL lines there are 6 Time-Slot As-
signment control registers one each for transmit and re-
ceive B1 B2 and D channels Selection of time-slots for
transmit data into the BI or DI pin is made by writing the
timeslot number (in Hex notation) into the appropriate TSX
register TSXB1 is the time-slot assignment for the transmit
B1 TSXB2 is the time-slot assignment register for the trans-
mit B2 channel and TSXD is the sub-slot assignment regis-
ter for the transmit D channel
TABLE III Byte 2 of Control Register (CTRLN)
Bit Number
Function
76543210
0
Deactivate Line
1
Activate Line
0
Disable Digital Loopback
1
Enable 2BaD Digital Loopback
0
Disable Line Loopback
1
Enable 2BaD Line Loopback
0
Disable B1 Line Loopback
1
Enable B1 Line Loopback
0
Disable B2 Line Loopback
1
Enable B2 Line Loopback
0
Disable Interrupt from this Line
1
Enable Interrupt from this Line
0
D Channel enabled from DO to Line
1
D Channel disabled from DO to Line
0
D Channel enabled from Line to DI
1
D Channel disabled from Line to DI
8


유사한 부품 번호 - TP3404V

제조업체부품명데이터시트상세설명
logo
Texas Instruments
TP3404V/63SN TI1-TP3404V/63SN Datasheet
397Kb / 19P
[Old version datasheet]   TP3404 Quad Digital Adapter for Subscriber Loops (QDASL)
TP3404V/NOPB TI1-TP3404V/NOPB Datasheet
397Kb / 19P
[Old version datasheet]   TP3404 Quad Digital Adapter for Subscriber Loops (QDASL)
More results

유사한 설명 - TP3404V

제조업체부품명데이터시트상세설명
logo
Texas Instruments
TP3404 TI1-TP3404_14 Datasheet
397Kb / 19P
[Old version datasheet]   TP3404 Quad Digital Adapter for Subscriber Loops (QDASL)
TP3401 TI1-TP3401_12 Datasheet
233Kb / 17P
[Old version datasheet]   DASL Digital Adapter for Subscriber Loops
logo
National Semiconductor ...
TP3406 NSC-TP3406 Datasheet
234Kb / 16P
   DASL Digital Adapter for Subscriber Loops
TP3401 NSC-TP3401 Datasheet
249Kb / 16P
   DASL Digital Adapter for Subscriber Loops
logo
Agilent(Hewlett-Packard...
HDMP-0450 HP-HDMP-0450 Datasheet
269Kb / 10P
   Quad Port Bypass Circuit for Fibre Channel Arbitrated Loops
HDMP-0440 HP-HDMP-0440 Datasheet
271Kb / 10P
   Quad Port Bypass Circuit for Fibre Channel Arbitrated Loops
logo
List of Unclassifed Man...
CPF105C ETC1-CPF105C Datasheet
57Kb / 10P
   Asymmetric Digital Subscriber Line
logo
Advanced Micro Devices
AM79C30A AMD-AM79C30A Datasheet
1Mb / 101P
   Digital Subscriber Controller??(DSC?? Circuit
logo
Agilent(Hewlett-Packard...
HDMP-0452 HP-HDMP-0452 Datasheet
273Kb / 12P
   Quad Port Bypass Circuit with CDR for Fibre Channel Arbitrated Loops
logo
Zarlink Semiconductor I...
MT9171 ZARLINK-MT9171_06 Datasheet
553Kb / 28P
   Digital Subscriber Interface Circuit Digital Network Interface Circuit
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14


데이터시트 다운로드

Go To PDF Page


링크 URL




개인정보취급방침
ALLDATASHEET.CO.KR
ALLDATASHEET 가 귀하에 도움이 되셨나요?  [ DONATE ] 

Alldatasheet는?   |   광고문의   |   운영자에게 연락하기   |   개인정보취급방침   |   링크교환   |   제조사별 검색
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com