전자부품 데이터시트 검색엔진 |
|
AD7183 데이터시트(PDF) 4 Page - Analog Devices |
|
AD7183 데이터시트(HTML) 4 Page - Analog Devices |
4 / 40 page REV. 0 –4– ADV7183 TIMING SPECIFICATIONS1 Parameter Min Typ Max Unit Test Conditions SYSTEM CLOCK AND CRYSTAL Nominal Frequency 27 MHz I 2C PORT2 SCL Clock Frequency 0 400 kHz SCL Min Pulsewidth High, t1 0.6 µs SCL Min Pulsewidth Low, t2 1.3 µs Hold Time (Start Condition), t3 0.6 µs Setup Time (Start Condition), t4 0.6 µs Data Setup Time, t5 100 ns SCL/SDA Rise Time, t6 300 ns SCL/SDA Fall Time, t7 300 ns Setup Time (Stop Condition), t8 0.6 µs RESET FEATURE Reset Pulse Input Width 74 ns CLOCK OUTPUTS 3 LLC1 Cycle Time, t9 37 ns CCIR601 Mode 27 MHz LLC1 Cycle Time, t9 33.9 ns PAL Square Pixel Mode 29.5 MHz LLC1 Cycle Time, t9 40.8 ns NTSC Square Pixel Mode 24.5 MHz LLC1 Min Low Period, t10 18 ns CCIR601 Mode 27 MHz LLC1 Min High Period, t11 18 ns CCIR601 Mode 27 MHz LLC1 Falling to LLCREF Falling, t12 4ns LLC1 Falling to LLCREF Rising, t13 6ns LLC1 Rising to LLC2 Rising, t14 35 ns LLC1 Rising to LLC2 Falling, t15 13 ns CLKIN Cycle Time, t18 37 ns SCAPI and CAPI Modes DATA AND CONTROL OUTPUT Data Output Hold Time, t17 26 ns LLC Mode Data Output Access Time, t16 30 33 ns LLC Mode Data Output Access Time, t19 20 25 ns SCAPI and CAPI Modes Data Output Hold Time, t20 6 11 ns SCAPI and CAPI Modes Propagation Delay to High Z, t21 58 ns Max Output Enable Access Time, t22 811 ns Min Output Enable Access Time, t23 25 ns NOTES 1The max/min specifications are guaranteed over this range. The max/min values are typical over V AA = 4.75 V to 5.25 V, VDD = 3.2 to 3.5 V, and VDDIO = 3.15 V to 3.5 V range. 2Temperature Range T MIN to TMAX = 0 °C to 70°C 3Guaranteed by characterization. Specifications subject to change without notice. (VAA = 4.75 V to 5.25 V, VDD = 3.2 V to 3.5 V, VDDIO = 3.15 V to 3.5 V, TMIN to TMAX 2, unless otherwise noted.) ANALOG FRONT END SPECIFICATIONS 1 Parameter Min Typ Max Unit Test Conditions CLAMP CIRCUITRY External Clamp Capacitor 0.1 µF Input Impedance 10 M Ω Clamp Switched Off Voltage Clamp Level 1.4 V Clamp Source Current 3 µA Signal Already Clamped (Fine Clamping) Sink Current –3 µA Signal Already Clamped (Fine Clamping) Source Current 0.9 mA Acquire Mode (Fast Clamping) Clamp Sink Current –0.9 mA Acquire Mode (Fast Clamping) NOTES 1The max/min specifications are guaranteed over this range. The max/min values are typical over V AA = 4.75 V to 5.25 V, VDD = 3.2 to 3.5 V, and VDDIO = 3.15 V to 3.5 V range. 2Temperature range T MIN to TMAX = 0 °C to 70°C Specifications subject to change without notice. (VAA = 4.75 V to 5.25 V, VDD = 3.2 V to 3.5 V, VDDIO = 3.15 V to 3.5 V, TMIN to TMAX 2, unless otherwise noted.) |
유사한 부품 번호 - AD7183 |
|
유사한 설명 - AD7183 |
|
|
링크 URL |
개인정보취급방침 |
ALLDATASHEET.CO.KR |
ALLDATASHEET 가 귀하에 도움이 되셨나요? [ DONATE ] |
Alldatasheet는? | 광고문의 | 운영자에게 연락하기 | 개인정보취급방침 | 링크교환 | 제조사별 검색 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |