전자부품 데이터시트 검색엔진 |
|
PLQP0064KB-A 데이터시트(PDF) 87 Page - Renesas Technology Corp |
|
PLQP0064KB-A 데이터시트(HTML) 87 Page - Renesas Technology Corp |
87 / 131 page R01DS0216EJ0110 Rev.1.10 Page 87 of 131 Mar 31, 2016 RX113 Group 5. Electrical Characteristics Note: tIICcyc: RIIC internal reference count clock (IICφ) cycle Note 1. The value in parentheses is used when the ICMR3.NF[1:0] bits are set to 11b while a digital filter is enabled with the ICFER.NFE bit = 1. Note 2. The minimum tsr and tsf specifications for fast mode are not set. Table 5.33 Timing of On-Chip Peripheral Modules (4) Conditions: 2.7 V ≤ VCC = VCC_USB ≤ 3.6 V, 2.7 V ≤ AVCC0 ≤ 3.6 V, VSS = AVSS0 = VSS_USB = 0 V, fPCLKB ≤ 32 MHz, Ta = –40 to +105°C Item Symbol Min.*1 Max. Unit Test Conditions RIIC (Standard mode, SMBus) SCL0 input cycle time tSCL 6 (12) × tIICcyc + 1300 — ns Figure 5.49 SCL0 input high pulse width tSCLH 3 (6) × tIICcyc + 300 — ns SCL0 input low pulse width tSCLL 3 (6) × tIICcyc + 300 — ns SCL0, SDA0 input rise time tSr — 1000 ns SCL0, SDA0 input fall time tSf — 300 ns SCL0, SDA0 input spike pulse removal time tSP 0 1 (4) × tIICcyc ns SDA0 input bus free time tBUF 3 (6) × tIICcyc + 300 — ns START condition input hold time tSTAH tIICcyc + 300 — ns Repeated START condition input setup time tSTAS 1000 — ns STOP condition input setup time tSTOS 1000 — ns Data input setup time tSDAS tIICcyc + 50 — ns Data input hold time tSDAH 0— ns SCL0, SDA0 capacitive load Cb — 400 pF RIIC (Fast mode) SCL0 input cycle time tSCL 6 (12) × tIICcyc + 600 — ns Figure 5.49 SCL0 input high pulse width tSCLH 3 (6) × tIICcyc + 300 — ns SCL0 input low pulse width tSCLL 3 (6) × tIICcyc + 300 — ns SCL0, SDA0 input rise time tSr —*2 300 ns SCL0, SDA0 input fall time tSf —*2 300 ns SCL0, SDA0 input spike pulse removal time tSP 0 1 (4) × tIICcyc ns SDA0 input bus free time tBUF 3 (6) × tIICcyc + 300 — ns START condition input hold time tSTAH tIICcyc + 300 — ns Repeated START condition input setup time tSTAS 300 — ns STOP condition input setup time tSTOS 300 — ns Data input setup time tSDAS tIICcyc + 50 — ns Data input hold time tSDAH 0— ns SCL0, SDA0 capacitive load Cb — 400 pF |
유사한 부품 번호 - PLQP0064KB-A |
|
유사한 설명 - PLQP0064KB-A |
|
|
링크 URL |
개인정보취급방침 |
ALLDATASHEET.CO.KR |
ALLDATASHEET 가 귀하에 도움이 되셨나요? [ DONATE ] |
Alldatasheet는? | 광고문의 | 운영자에게 연락하기 | 개인정보취급방침 | 링크교환 | 제조사별 검색 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |