전자부품 데이터시트 검색엔진
  Korean  ▼
ALLDATASHEET.CO.KR

X  

KM732V596L 데이터시트(PDF) 4 Page - Samsung semiconductor

부품명 KM732V596L
상세설명  32Kx32 Synchronous SRAM
Download  16 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
제조업체  SAMSUNG [Samsung semiconductor]
홈페이지  http://www.samsung.com/Products/Semiconductor
Logo SAMSUNG - Samsung semiconductor

KM732V596L 데이터시트(HTML) 4 Page - Samsung semiconductor

  KM732V596L Datasheet HTML 1Page - Samsung semiconductor KM732V596L Datasheet HTML 2Page - Samsung semiconductor KM732V596L Datasheet HTML 3Page - Samsung semiconductor KM732V596L Datasheet HTML 4Page - Samsung semiconductor KM732V596L Datasheet HTML 5Page - Samsung semiconductor KM732V596L Datasheet HTML 6Page - Samsung semiconductor KM732V596L Datasheet HTML 7Page - Samsung semiconductor KM732V596L Datasheet HTML 8Page - Samsung semiconductor KM732V596L Datasheet HTML 9Page - Samsung semiconductor Next Button
Zoom Inzoom in Zoom Outzoom out
 4 / 16 page
background image
PRELIMINARY
Rev 1.0
KM732V596A/L
32Kx32 Synchronous SRAM
- 4 -
May 1997
FUNCTION DESCRIPTION
The KM732V596A/L is a synchronous SRAM designed to support the burst address accessing sequence of the Pentium and Power
PC based microprocessor. All inputs(with the exception of OE and ZZ) are sampled on rising clock edges. The start and duration of
the burst access is controlled by CS1, ADSP, ADSC and ADV. The accesses are enabled with the chip select signals and output
enabled signals. Wait states are inserted into access with ADV.
When ZZ is pulled high, the SRAM will enter a Power Down State. At this time, internal state of the SRAM is preserved. When ZZ
returns to Low, the SRAM normally operates after 2cycles of wake up time. ZZ pin is pulled down internally.
Read cycles are initiated with ADSP(regardless of WEx and ADSC) using the new external address clocked into the on-chip address
register whenever ADSP is sampled low, the chip selects are sampled active, and the output buffer is enabled with OE. In read oper-
ation the data of cell array accessed by the current address, registered in the Data-out registers by the positive edge of CLK, are car-
ried to the Data-out buffer by the next positive edge of CLK. The data, registered in the Data-out buffer, are projected to the output
[ins. ADV is ignored on the clock edge that samples ADSP asserted, but is sampled on the subsequent clock edges. The address
increases internally for the next access of the burst when WEx are sampled high and ADV is sampled Low. And ADSP is blocked to
control signals by disabling CS1.
All byte write is done by GW(regardless of BW and WEx.), and each byte write is performed by the combination of BW and WEx
when GW is High. Write cycles are performed by disabling the output buffers with OE and asserting WEx. WEx are ignored on the
clock edge that samples ADSP Low, but are sampled on the subsequent clock edges. The output buffers are disabled when WEx are
sampled Low(regardless of OE). Data is clocked into the data input register when WEx sampled Low. The address increases inter-
nally to the next address of burst, if both WEx and ADV are sampled Low. Individual byte write cycles are performed by any one or
more byte write enable signals(WEa, WEb, WEc or WEd) sampled low. THE WEa control DQa0 ~ DQa7, WEb controls DQb0 ~
DQb7, WEc control DQc0 ~ DQc7, and WEd control DQd0 ~ DQd7. Read or write cycle may also be initiated with ADSC, instead of
ADSP. The differences between cycles initiated with ADSC and ADSP as are follows;
ADSP must be sampled high when ADSC is sampled low to initiate a cycle with ADSC.
WEx are sampled on the same clock edge that sampled ADSC low(and ADSP high).
Addresses are generated for the burst access as shown below, The starting point of the burst sequence is provided by the external
address. The burst address counter wraps around to its initial state upon completion. The burst sequence is determined by the state
of the LBO pin. When this pin is Low, linear burst sequence is selected. When this pin is High, Interleaved burst sequence is
selected.
BURST SEQUENCE TABLE
(Interleaved Burst)
LBO PIN
HIGH
Case 1
Case 2
Case 3
Case 4
A1
A0
A1
A0
A1
A0
A1
A0
First Address
Fourth Address
0
0
1
1
0
1
0
1
0
0
1
1
1
0
1
0
1
1
0
0
0
1
0
1
1
1
0
0
1
0
1
0
BURST SEQUENCE TABLE
(Linear Burst)
NOTE : 1. LBO pin must be tied to High or Low, and Floating State must not be allowed.
LBO PIN
LOW
Case 1
Case 2
Case 3
Case 4
A1
A0
A1
A0
A1
A0
A1
A0
First Address
Fourth Address
0
0
1
1
0
1
0
1
0
1
1
0
1
0
1
0
1
1
0
0
0
1
0
1
1
0
0
1
1
0
1
0


유사한 부품 번호 - KM732V596L

제조업체부품명데이터시트상세설명
logo
Samsung semiconductor
KM732V595A SAMSUNG-KM732V595A Datasheet
484Kb / 15P
   32Kx32 Synchronous SRAM
KM732V595L SAMSUNG-KM732V595L Datasheet
484Kb / 15P
   32Kx32 Synchronous SRAM
KM732V599A SAMSUNG-KM732V599A Datasheet
484Kb / 15P
   32Kx32 Synchronous SRAM
KM732V599L SAMSUNG-KM732V599L Datasheet
484Kb / 15P
   32Kx32 Synchronous SRAM
More results

유사한 설명 - KM732V596L

제조업체부품명데이터시트상세설명
logo
Samsung semiconductor
KM732V595L SAMSUNG-KM732V595L Datasheet
484Kb / 15P
   32Kx32 Synchronous SRAM
KM732V589L SAMSUNG-KM732V589L Datasheet
508Kb / 15P
   32Kx32 Synchronous SRAM
KM732V599L SAMSUNG-KM732V599L Datasheet
484Kb / 15P
   32Kx32 Synchronous SRAM
logo
Integrated Device Techn...
IDT71V547S IDT-IDT71V547S Datasheet
711Kb / 20P
   Synchronous SRAM
logo
Samsung semiconductor
KM732V688 SAMSUNG-KM732V688 Datasheet
509Kb / 15P
   64Kx32 Synchronous SRAM
KM732V787 SAMSUNG-KM732V787 Datasheet
524Kb / 16P
   128Kx32 Synchronous SRAM
K7A401800M SAMSUNG-K7A401800M Datasheet
408Kb / 15P
   256Kx18 Synchronous SRAM
KM718V887 SAMSUNG-KM718V887 Datasheet
470Kb / 16P
   256Kx18 Synchronous SRAM
KM732V689A SAMSUNG-KM732V689A Datasheet
493Kb / 15P
   64Kx32 Synchronous SRAM
KM736V689 SAMSUNG-KM736V689 Datasheet
437Kb / 15P
   64Kx36 Synchronous SRAM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16


데이터시트 다운로드

Go To PDF Page


링크 URL




개인정보취급방침
ALLDATASHEET.CO.KR
ALLDATASHEET 가 귀하에 도움이 되셨나요?  [ DONATE ] 

Alldatasheet는?   |   광고문의   |   운영자에게 연락하기   |   개인정보취급방침   |   링크교환   |   제조사별 검색
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com