전자부품 데이터시트 검색엔진 |
|
AD1836AASRL 데이터시트(PDF) 6 Page - Analog Devices |
|
AD1836AASRL 데이터시트(HTML) 6 Page - Analog Devices |
6 / 24 page AD1836A Table 7. Timing Specifications Parameter Comments Min Max Unit tMH MCLK High 512 × fS Mode 18 ns tML MCLK Low 512 × fS Mode 18 ns tMCLK MCLK Period 512 × fS Mode 36 ns fMCLK MCLK Frequency 512 × fS Mode 27 MHz tPDR PD/RST Low 5 ns MASTER CLOCK AND RESET tPDRR PD/RST Recovery Reset to Active Output 4500 tMCLK tCHH CCLK High 10 ns tCHL CCLK Low 10 ns tCDS CDATA Setup To CCLK Rising 5 ns tCDH CDATA Hold From CCLK Rising 5 ns tCLS CLATCH Setup To CCLK Rising 5 ns tCLH CLATCH Hold From CCLK Falling 5 ns tCODE COUT Enable From CCLK Falling 10 ns tCOD COUT Delay From CCLK Falling 10 ns tCOH COUT Hold From CCLK Falling 0 ns SPI PORT tCOTS COUT Three-State From CCLK Falling 10 ns tDBH DBCLK High 15 ns tDBL DBCLK Low 15 ns fDB DBCLK Frequency 64 × fS ns tDLS DLRCLK Setup To DBCLK Rising 0 ns tDLH DLRCLK Hold From DBCLK Rising 10 ns tDDS DSDATA Setup To DBCLK Rising 0 ns DAC SERIAL PORT (Normal Modes) tDDH DSDATA Hold From DBCLK Rising 20 ns tDBH DBCLK High 15 ns tDBL DBCLK Low 15 ns fDB DBCLK Frequency 256 × fS ns tDLS DLRCLK Setup To DBCLK Rising 0 ns tDLH DLRCLK Hold From DBCLK Rising 10 ns tDDS DSDATA Setup To DBCLK Rising 0 ns DAC SERIAL PORT (Packed 128 Mode, Packed 256 Mode) tDDH DSDATA Hold From DBCLK Rising 20 ns tABD ABCLK Delay 15 ns From MCLK Transition, 256 × fS Mode From MCLK Rising, 512 × fS Mode tALS LRCLK Skew From ABCLK Falling –2 +2 ns ADC SERIAL PORT (Normal Modes) tABDD ASDATA Delay From ABCLK Falling 5 ns tABD ABCLK Delay 15 ns From MCLK Transition, 256 × fS Mode From MCLK Rising, 512 × fS Mode tALS LRCLK Skew From ABCLK Falling –2 +2 ns ADC SERIAL PORT (Packed 128 Mode, Packed 256 Mode) tABDD ASDATA Delay From ABCLK Falling 5 ns tABD ABCLK Delay 15 ns From MCLK Transition, 256 × fS Mode From MCLK Rising, 512 × fS Mode tALS LRCLK Skew From ABCLK Falling –2 +2 ns tABDD ASDATA Delay From ABCLK Falling 5 ns tDDS DSDATA1 Hold To ABCLK Rising 0 ns ADC SERIAL PORT (TDM Packed AUX) tDDH DSDATA1 Hold From ABCLK Rising 7 ns tAXDS AAUXDATA Setup To AUXBCLK Rising 7 ns tAXDH AAUXDATA Hold From AUXBCLK Rising 10 ns AUXILIARY INTERFACE tDXDD DAUXDATA Delay From AUXBCLK Falling 25 ns Rev. 0 | Page 6 of 24 |
유사한 부품 번호 - AD1836AASRL |
|
유사한 설명 - AD1836AASRL |
|
|
링크 URL |
개인정보취급방침 |
ALLDATASHEET.CO.KR |
ALLDATASHEET 가 귀하에 도움이 되셨나요? [ DONATE ] |
Alldatasheet는? | 광고문의 | 운영자에게 연락하기 | 개인정보취급방침 | 링크교환 | 제조사별 검색 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |