전자부품 데이터시트 검색엔진
  Korean  ▼
ALLDATASHEET.CO.KR

X  

AD15452BBC 데이터시트(PDF) 8 Page - Analog Devices

부품명 AD15452BBC
상세설명  12-Bit 65 MSPS Quad A/D Converter with Integrated Signal Conditioning
Download  16 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
제조업체  AD [Analog Devices]
홈페이지  http://www.analog.com
Logo AD - Analog Devices

AD15452BBC 데이터시트(HTML) 8 Page - Analog Devices

Back Button AD15452BBC Datasheet HTML 4Page - Analog Devices AD15452BBC Datasheet HTML 5Page - Analog Devices AD15452BBC Datasheet HTML 6Page - Analog Devices AD15452BBC Datasheet HTML 7Page - Analog Devices AD15452BBC Datasheet HTML 8Page - Analog Devices AD15452BBC Datasheet HTML 9Page - Analog Devices AD15452BBC Datasheet HTML 10Page - Analog Devices AD15452BBC Datasheet HTML 11Page - Analog Devices AD15452BBC Datasheet HTML 12Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 8 / 16 page
background image
AD15452
Rev. 0 | Page 8 of 16
TERMINOLOGY
Analog Bandwidth
Analog bandwidth is the analog input frequency at which the
spectral power of the fundamental frequency (as determined by
the FFT analysis) is reduced by 3 dB from full scale.
Aperture Delay
Aperture delay is a measure of the sample-and-hold amplifier
(SHA) performance and is measured from the 50% point rising
edge of the clock input to the time at which the input signal is
held for conversion.
Aperture Uncertainty (Jitter)
Aperture jitter is the variation in aperture delay for successive
samples and can be manifested as frequency dependent noise
on the ADC input.
Clock Pulse Width and Duty Cycle
Pulse width high is the minimum amount of time that the clock
pulse should be left in the Logic 1 state to achieve a rated
performance. Pulse width low is the minimum time the clock
pulse should be left in the low state. At a given clock rate, these
specifications define an acceptable clock duty cycle.
Common-Mode Rejection Ratio (CMRR)
CMRR is defined as the amount of rejection on the differential
analog inputs over the entire full-scale signal range.
Crosstalk
Crosstalk is defined as the coupling onto any other channel
when one channel is driven by a full-scale signal.
Gain Flatness
Gain flatness is the measured amount of fluctuation in the
analog front-end input response to the bandwidth measured.
Differential Analog Input Capacitance
The complex impedance simulated at each analog input port.
Differential Analog Input Voltage Range
The peak-to-peak differential voltage that must be applied to
the converter to generate a full-scale response. Peak differential
voltage is computed by observing the voltage on a pin and
subtracting the voltage from a second pin that is 180° out of
phase. Peak-to-peak differential is computed by rotating the
input phase 180° and taking the peak measurement again. The
difference is computed between both peak measurements.
Differential Nonlinearity (DNL, No Missing Codes)
An ideal ADC exhibits code transitions that are exactly 1 LSB
apart. DNL is the deviation from this ideal value. Guaranteed
no missing codes to an n-bit resolution indicates that all 2n
codes, respectively, must be present over all operating ranges.
Effective Number of Bits (ENOB)
For a sine wave, SINAD can be expressed in terms of the
number of bits. Using the following formula, it is possible to
obtain a measure of performance expressed as N, the effective
number of bits:
N = (SINAD – 1.76)/6.02
Thus, the effective number of bits for a device for sine wave
inputs at a given input frequency can be calculated directly
from its measured SINAD.
Gain Error
The largest gain error is specified and is considered the
difference between the measured and ideal full-scale input
voltage range.
Gain Matching
Expressed in %FSR. Computed using the following equation:
%
100
2
min
max
min
max
×
+
=
FSR
FSR
FSR
FSR
Matching
Gain
where:
FSRMAX is the most positive gain error of the ADCs.
FSRMIN is the most negative gain error of the ADCs.
Second and Third Harmonic Distortion
The ratio of the rms signal amplitude to the rms value of the
second or third harmonic component, reported in dBc.
Integral Nonlinearity (INL)
INL refers to the deviation of each individual code from a line
drawn from negative full scale through positive full scale. The
point used as negative full scale occurs 1/2 LSB before the first
code transition. Positive full scale is defined as a level 1 1/2 LSB
beyond the last code transition. The deviation is measured from
the middle of each particular code to the true straight line.
Noise Power Ratio (NPR)
NPR is the rms noise power injected into the ADC vs. the
rejected band of interest (notch depth measured).
Offset Error
The largest offset error is specified and is considered the
difference between the measured and ideal voltage at the analog
input that produces the midscale code at the outputs.


유사한 부품 번호 - AD15452BBC

제조업체부품명데이터시트상세설명
logo
Analog Devices
AD15452PCB AD-AD15452PCB Datasheet
902Kb / 28P
   High Speed ADC USB FIFO Evaluation Kit
REV. 0
More results

유사한 설명 - AD15452BBC

제조업체부품명데이터시트상세설명
logo
Analog Devices
AD10265 AD-AD10265 Datasheet
267Kb / 18P
   Dual Channel, 12-Bit, 65 MSPS A/D Converter with Analog Input Signal Conditioning
REV. 0
logo
Intersil Corporation
HI5865 INTERSIL-HI5865 Datasheet
29Kb / 2P
   12-Bit, 65 MSPS A/D Converter
logo
Analog Devices
AD13465 AD-AD13465 Datasheet
1Mb / 20P
   Dual Channel, 14-Bit, 65 MSPS A/D Converter with Analog Input Signal Conditioning
REV. 0
AD10465 AD-AD10465 Datasheet
2Mb / 20P
   Dual Channel, 14-Bit, 65 MSPS A/D Converter with Analog Input Signal Conditioning
REV. 0
logo
Texas Instruments
ADC12QS065 TI1-ADC12QS065_14 Datasheet
1Mb / 33P
[Old version datasheet]   Quad 12-Bit 65 MSPS A/D Converter with LVDS Serialized Outputs
logo
National Semiconductor ...
ADC12QS065 NSC-ADC12QS065 Datasheet
694Kb / 18P
   Quad 12-Bit 65 MSPS A/D Converter with LVDS Serialized Outputs
ADC12C080 NSC-ADC12C080 Datasheet
451Kb / 24P
   12-Bit, 65/80 MSPS A/D Converter
logo
Analog Devices
AD13280 AD-AD13280 Datasheet
1Mb / 20P
   Dual Channel, 12-Bit, 80 MSPS A/D Converter with Analog Input Signal Conditioning
REV. 0
AD10242 AD-AD10242 Datasheet
251Kb / 16P
   Dual, 12-Bit, 40 MSPS MCM A/D Converter with Analog Input Signal Conditioning
REV. A
AD9229 AD-AD9229 Datasheet
471Kb / 15P
   Quad 12-Bit, 50/65 MSPS Serial LVDS 3V A/D Converter
Rev. PrF 10/06/2003
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16


데이터시트 다운로드

Go To PDF Page


링크 URL




개인정보취급방침
ALLDATASHEET.CO.KR
ALLDATASHEET 가 귀하에 도움이 되셨나요?  [ DONATE ] 

Alldatasheet는?   |   광고문의   |   운영자에게 연락하기   |   개인정보취급방침   |   링크교환   |   제조사별 검색
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com