전자부품 데이터시트 검색엔진
  Korean  ▼

Delete All
ON OFF
ALLDATASHEET.CO.KR

X  

Preview PDF Download HTML

AM29BDS643G 데이터시트(HTML) 30 Page - Advanced Micro Devices

부품명 AM29BDS643G
상세내용  64 Megabit (4 M x 16-Bit) CMOS 1.8 Volt-only Simultaneous Read/Write, Burst Mode Flash Memory
Download  49 Pages
Scroll/Zoom Zoom In 100% Zoom Out
제조사  AMD [Advanced Micro Devices]
홈페이지  http://www.amd.com
Logo AMD - Advanced Micro Devices

AM29BDS643G 데이터시트(HTML) 30 Page - Advanced Micro Devices

Back Button AM29BDS643G 데이터시트 HTML 26Page - Advanced Micro Devices AM29BDS643G 데이터시트 HTML 27Page - Advanced Micro Devices AM29BDS643G 데이터시트 HTML 28Page - Advanced Micro Devices AM29BDS643G 데이터시트 HTML 29Page - Advanced Micro Devices AM29BDS643G 데이터시트 HTML 30Page - Advanced Micro Devices AM29BDS643G 데이터시트 HTML 31Page - Advanced Micro Devices AM29BDS643G 데이터시트 HTML 32Page - Advanced Micro Devices AM29BDS643G 데이터시트 HTML 33Page - Advanced Micro Devices AM29BDS643G 데이터시트 HTML 34Page - Advanced Micro Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 30 / 49 page
background image
28
Am29BDS643G
25692A2 May 8, 2006
D A TA
SH EE T
DQ2: Toggle Bit II
The “Toggle Bit II” on DQ2, when used with DQ6, indi-
cates whether a particular sector is actively erasing
(that is, the Embedded Erase algorithm is in progress),
or whether that sector is erase-suspended. Toggle Bit
II is valid after the rising edge of the final WE# pulse in
the command sequence.
DQ2 toggles when the system reads at addresses
within those sectors that have been selected for era-
sure. Note that OE# must be low during toggle bit
status reads. But DQ2 cannot distinguish whether the
sector is actively erasing or is erase-suspended. DQ6,
by comparison, indicates whether the device is actively
erasing, or is in Erase Suspend, but cannot distinguish
which sectors are selected for erasure. Thus, both
status bits are required for sector and mode informa-
tion. Refer to Table 12 to compare outputs for DQ2 and
DQ6.
See the following for additional information: Figure 4
(toggle bit flowchart), DQ6: Toggle Bit I (description),
Figure 17 (toggle bit timing diagram), and Table 11
(compares DQ2 and DQ6).
Table 11.
DQ6 and DQ2 Indications
Reading Toggle Bits DQ6/DQ2
Refer to Figure 4 for the following discussion. When-
ever the system initially begins reading toggle bit
status, it must read DQ7–DQ0 at least twice in a row to
determine whether a toggle bit is toggling. Typically, the
system would note and store the value of the toggle bit
after the first read. After the second read, the system
would compare the new value of the toggle bit with the
first. If the toggle bit is not toggling, the device has com-
pleted the program or erase operation. The system can
read array data on DQ7–DQ0 on the following read
cycle.
However, if after the initial two read cycles, the system
determines that the toggle bit is still toggling, the
system also should note whether the value of DQ5 is
high (see the section on DQ5). If it is, the system
should then determine again whether the toggle bit is
toggling, since the toggle bit may have stopped tog-
gling just as DQ5 went high. If the toggle bit is no longer
toggling, the device has successfully completed the
program or erase operation. If it is still toggling, the
device did not completed the operation successfully,
and the system must write the reset command to return
to reading array data.
The remaining scenario is that the system initially
determines that the toggle bit is toggling and DQ5 has
not gone high. The system may continue to monitor the
toggle bit and DQ5 through successive read cycles,
determining the status as described in the previous
paragraph. Alternatively, it may choose to perform
other system tasks. In this case, the system must start
at the beginning of the algorithm when it returns to
determine the status of the operation (top of Figure 4).
DQ5: Exceeded Timing Limits
DQ5 indicates whether the program or erase time has
exceeded a specified internal pulse count limit. Under
these conditions DQ5 produces a “1,” indicating that
the program or erase cycle was not successfully
completed.
The device may output a “1” on DQ5 if the system tries
to program a “1” to a location that was previously pro-
grammed to “0.” Only an erase operation can change
a “0” back to a “1.” Under this condition, the device
If device is
and the system reads
then DQ6
and DQ2
programming,
at any address,
toggles,
does not toggle.
actively erasing,
at an address within a sector
selected for erasure,
toggles,
also toggles.
at an address within sectors not
selected for erasure,
toggles,
does not toggle.
erase suspended,
at an address within a sector
selected for erasure,
does not toggle,
toggles.
at an address within sectors not
selected for erasure,
returns array data,
returns array data. The system can read
from any sector not selected for erasure.
programming in
erase suspend
at any address,
toggles,
is not applicable.


Html Pages

1  2  3  4  5  6  7  8  9  10  11  12  13  14  15  16  17  18  19  20  21  22  23  24  25  26  27  28  29  30  31  32  33  34  35  36  37  38  39  40  41  42  43  44  45  46  47  48  49 


데이터시트 Download

Go To PDF Page

관련 부품명

부품명상세내용Html View제조사
AM29BDS128H128 or 64 Megabit 8 M or 4 M x 16-Bit CMOS 1.8 Volt-only Simultaneous Read/Write Burst Mode Flash Memory 1 2 3 4 5 MoreAdvanced Micro Devices
AM29BDS320G32 Megabit 2 M x 16-Bit 1.8 Volt-only Simultaneous Read/Write Burst Mode Flash Memory 1 2 3 4 5 MoreSPANSION
AM42BDS6408HCMOS 1.8 Volt-only Simultaneous Read/Write Burst Mode Flash Memory and 8 Mbit 512 K x 16-Bit SRAM 1 2 3 4 5 MoreSPANSION
AM29BDS640G64 Megabit 4 M x 16-Bit 1.8 Volt-only Simultaneous Read/Write Burst Mode Flash Memory 1 2 3 4 5 MoreAdvanced Micro Devices
AM42BDS640AG64 Megabit 4 M x 16-Bit CMOS 1.8 Volt-only Simultaneous Operation Burst Mode Flash Memory and 16 Mbit 1 M x 16-Bit Static RAM 1 2 3 4 5 MoreAdvanced Micro Devices
AM29PDL129H128 Megabit 8 M x 16-Bit CMOS 3.0 Volt-only Page Mode Simultaneous Read/Write Flash Memory with Enhanced VersatileIO 1 2 3 4 5 MoreAdvanced Micro Devices
AM29PDL127H128 Megabit 8 M x 16-Bit CMOS 3.0 Volt-only Page Mode Simultaneous Read/Write Flash Memory with Enhanced VersatileIOTM Control 1 2 3 4 5 MoreAdvanced Micro Devices
AM29PDS322D32 Megabit 2 M x 16-Bit CMOS 1.8 Volt-only 1.8 V to 2.2 V Simultaneous Read/Write Page-Mode Boot Sector Flash Memory 1 2 3 4 5 MoreAdvanced Micro Devices
AM29BDD160G_0616 Megabit 1 M x 16-bit/512 K x 32-Bit CMOS 2.5 Volt-only Burst Mode Dual Boot Simultaneous Read/Write Flash Memory 1 2 3 4 5 MoreAdvanced Micro Devices
AM41PDS3224D32 Megabit 2 M x 16-Bit CMOS 1.8 Volt-only Simultaneous Operation Page Mode Flash Memory and 4 Mbit 512 K x 8-Bit/256 K x 16-Bit Static RAM 1 2 3 4 5 MoreAdvanced Micro Devices

링크 URL



Privacy Policy
ALLDATASHEET.CO.KR
ALLDATASHEET 가 귀하에 도움이 되셨나요?  [ DONATE ]  

Alldatasheet는?   |   광고문의    |   운영자에게 연락하기   |   개인정보취급방침   |   즐겨찾기   |   링크교환   |   제조사별 검색
All Rights Reserved© Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn