์ „์ž๋ถ€ํ’ˆ ๋ฐ์ดํ„ฐ์‹œํŠธ ๊ฒ€์ƒ‰์—”์ง„
  Korean  โ–ผ

Delete All
ON OFF
ALLDATASHEET.CO.KR

X  

Preview PDF Download HTML

AM29BDS320GBD4VMI ๋ฐ์ดํ„ฐ์‹œํŠธ(HTML) 19 Page - SPANSION

๋ถ€ํ’ˆ๋ช… AM29BDS320GBD4VMI
์ƒ์„ธ๋‚ด์šฉ  32 Megabit (2 M x 16-Bit), 1.8 Volt-only Simultaneous Read/Write, Burst Mode Flash Memory
Download  74 Pages
Scroll/Zoom Zoom In 100% Zoom Out
์ œ์กฐ์‚ฌ  SPANSION [SPANSION]
ํ™ˆํŽ˜์ด์ง€  http://www.spansion.com
Logo 

AM29BDS320GBD4VMI ๋ฐ์ดํ„ฐ์‹œํŠธ(HTML) 19 Page - SPANSION

Zoom Inzoom in Zoom Outzoom out
 19 / 74 page
background image
October 1, 2003 27243B1
Am29BDS320G
17
Prelimin ary
Current is reduced for the duration of the RESET# pulse. When RESET# is held
at VSS ยฑ 0.2 V, the device draws CMOS standby current (ICC4). If RESET# is held
at VIL but not within VSS ยฑ 0.2 V, the standby current will be greater.
RESET# may be tied to the system reset circuitry. A system reset would thus also
reset the Flash memory, enabling the system to read the boot-up firmware from
the Flash memory.
If RESET# is asserted during a program or erase operation, the device requires
a time of tREADY (during Embedded Algorithms) before the device is ready to read
data again. If RESET# is asserted when a program or erase operation is not ex-
ecuting, the reset operation is completed within a time of tREADY (not during
Embedded Algorithms). The system can read data tRH after RESET# returns to
VIH.
Refer to the AC Characteristics tables for RESET# parameters and to Figure 20,
โ€œReset Timings,โ€ on page 56 for the timing diagram.
Output Disable Mode
When the OE# input is at VIH, output from the device is disabled. The outputs are
placed in the high impedance state.
Hardware Data Protection
The command sequence requirement of unlock cycles for programming or erasing
provides data protection against inadvertent writes (refer to Table 14, โ€œCommand
Definitions,โ€ on page 36 for command definitions).
The device offers two types of data protection at the sector level:
The sector lock/unlock command sequence disables or re-enables both pro-
gram and erase operations in any sector.
When WP# is at VIL, sectors 0 and 1 (bottom boot) or sectors 68 and 69 (top
boot) are locked.
When ACC is at VIL, all sectors are locked.
The following hardware data protection measures prevent accidental erasure or
programming, which might otherwise be caused by spurious system level signals
during VCC power-up and power-down transitions, or from system noise.
Write Protect (WP#)
The Write Protect (WP#) input provides a hardware method of protecting data
without using VID.
If the system asserts VIL on the WP# pin, the device disables program and erase
functions in sectors 0 and 1 (bottom boot) or sectors 68 and 69 (top boot).
If the system asserts VIH on the WP# pin, the device reverts to whether the two
outermost 8K Byte boot sectors were last set to be protected or unprotected.
Note that the WP# pin must not be left floating or unconnected; inconsistent be-
havior of the device may result.
Low VCC Write Inhibit
When VCC is less than VLKO, the device does not accept any write cycles. This pro-
tects data during VCC power-up and power-down. The command register and all
internal program/erase circuits are disabled, and the device resets to reading
array data. Subsequent writes are ignored until VCC is greater than VLKO. The sys-


Html Pages

1  2  3  4  5  6  7  8  9  10  11  12  13  14  15  16  17  18  19  20  21  22  23  24  25  26  27  28  29  30  31  32  33  34  35  36  37  38  39  40  41  42  43  44  45  46  47  48  49  50  51  52  53  54  55  56  57  58  59  60  61  62  63  64  65  66  67  68  69  70  71  72  73  74 


๋ฐ์ดํ„ฐ์‹œํŠธ Download



๊ด€๋ จ ๋ถ€ํ’ˆ๋ช…

๋ถ€ํ’ˆ๋ช…์ƒ์„ธ๋‚ด์šฉHtml View์ œ์กฐ์‚ฌ
AM29BDS128H128 or 64 Megabit 8 M or 4 M x 16-Bit CMOS 1.8 Volt-only Simultaneous Read/Write Burst Mode Flash Memory 1 2 3 4 5 MoreAdvanced Micro Devices
AM29BDS643G64 Megabit 4 M x 16-Bit CMOS 1.8 Volt-only Simultaneous Read/Write Burst Mode Flash Memory 1 2 3 4 5 MoreAdvanced Micro Devices
AM29BDS640G64 Megabit 4 M x 16-Bit 1.8 Volt-only Simultaneous Read/Write Burst Mode Flash Memory 1 2 3 4 5 MoreAdvanced Micro Devices
AM42BDS6408HCMOS 1.8 Volt-only Simultaneous Read/Write Burst Mode Flash Memory and 8 Mbit 512 K x 16-Bit SRAM 1 2 3 4 5 MoreSPANSION
AM42BDS640AG64 Megabit 4 M x 16-Bit CMOS 1.8 Volt-only Simultaneous Operation Burst Mode Flash Memory and 16 Mbit 1 M x 16-Bit Static RAM 1 2 3 4 5 MoreAdvanced Micro Devices
AM29PDL129H128 Megabit 8 M x 16-Bit CMOS 3.0 Volt-only Page Mode Simultaneous Read/Write Flash Memory with Enhanced VersatileIO 1 2 3 4 5 MoreAdvanced Micro Devices
AM29PDL127H128 Megabit 8 M x 16-Bit CMOS 3.0 Volt-only Page Mode Simultaneous Read/Write Flash Memory with Enhanced VersatileIOTM Control 1 2 3 4 5 MoreAdvanced Micro Devices
AM29PDS322D32 Megabit 2 M x 16-Bit CMOS 1.8 Volt-only 1.8 V to 2.2 V Simultaneous Read/Write Page-Mode Boot Sector Flash Memory 1 2 3 4 5 MoreAdvanced Micro Devices
AM29BDD160G_0616 Megabit 1 M x 16-bit/512 K x 32-Bit CMOS 2.5 Volt-only Burst Mode Dual Boot Simultaneous Read/Write Flash Memory 1 2 3 4 5 MoreAdvanced Micro Devices
AM41PDS3224D32 Megabit 2 M x 16-Bit CMOS 1.8 Volt-only Simultaneous Operation Page Mode Flash Memory and 4 Mbit 512 K x 8-Bit/256 K x 16-Bit Static RAM 1 2 3 4 5 MoreAdvanced Micro Devices

๋งํฌ URL



Privacy Policy
ALLDATASHEET.CO.KR
ALLDATASHEET ๊ฐ€ ๊ท€ํ•˜์— ๋„์›€์ด ๋˜์…จ๋‚˜์š”?  [ DONATE ]  

Alldatasheet๋Š”?   |   ๊ด‘๊ณ ๋ฌธ์˜    |   ์šด์˜์ž์—๊ฒŒ ์—ฐ๋ฝํ•˜๊ธฐ   |   ๊ฐœ์ธ์ •๋ณด์ทจ๊ธ‰๋ฐฉ์นจ   |   ์ฆ๊ฒจ์ฐพ๊ธฐ   |   ๋งํฌ๊ตํ™˜   |   ์ œ์กฐ์‚ฌ๋ณ„ ๊ฒ€์ƒ‰
All Rights Reservedยฉ Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn