전자부품 데이터시트 검색엔진
  Korean  ▼
ALLDATASHEET.CO.KR

X  

ISL12059 데이터시트(PDF) 8 Page - Intersil Corporation

부품명 ISL12059
상세설명  Low Cost and Low Power I2C Bus??Real Time Clock/Calendar
Download  11 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
제조업체  INTERSIL [Intersil Corporation]
홈페이지  http://www.intersil.com/cda/home
Logo INTERSIL - Intersil Corporation

ISL12059 데이터시트(HTML) 8 Page - Intersil Corporation

Back Button ISL12059 Datasheet HTML 3Page - Intersil Corporation ISL12059 Datasheet HTML 4Page - Intersil Corporation ISL12059 Datasheet HTML 5Page - Intersil Corporation ISL12059 Datasheet HTML 6Page - Intersil Corporation ISL12059 Datasheet HTML 7Page - Intersil Corporation ISL12059 Datasheet HTML 8Page - Intersil Corporation ISL12059 Datasheet HTML 9Page - Intersil Corporation ISL12059 Datasheet HTML 10Page - Intersil Corporation ISL12059 Datasheet HTML 11Page - Intersil Corporation  
Zoom Inzoom in Zoom Outzoom out
 8 / 11 page
background image
8
FN6757.0
June 15, 2009
LEAP YEARS
Leap years add the day February 29 and are defined as those
years that are divisible by 4. Years divisible by 100 are not leap
years, unless they are also divisible by 400. This means that
the year 2000 is a leap year, the year 2100 is not. The
ISL12059 does not correct for the leap year in the year 2100.
Control and Status Register
FT/OUT Control Register (FT/OUT) [Address 07h]
POWER FAILURE BIT (PF)
This bit is set to a “1” after a total power failure. This is a read
only bit that is set by hardware (ISL12059 internally) when
the device powers up after having lost power to the device.
On power-up after a total power failure, all registers are set
to their default states. The first valid write to the RTC section
after a complete power failure resets the PF bit to “0” (writing
one byte is sufficient).
512HZ FREQUENCY OUTPUT ENABLE BIT (FT)
This bit enables/disables the 512Hz frequency output on the
FT/OUT pin. When the FT is set to “1”, the FT/OUT pin
outputs the 512Hz frequency, regardless of the Digital Output
selection bit (OUT). When the FT is set to “0”, the 512Hz
frequency is disabled and the function of FT/OUT pin is
selected by the Digital Output selection bit (OUT). The FT bit
is set to “0” on power-up.
DIGITAL OUTPUT SELECTION BIT (OUT)
This bit selects the output status of the FT/OUT. 512Hz
Frequency Output Enable bit (FT) must be set to “0”
(disable) for OUT to take effect on FT/OUT pin. When the
OUT is set to “1”, and FT is set to “0”, the FT/OUT is set to
logic level high. The FT/OUT voltage level is controlled by
the voltage of the pull-up resistor on FT/OUT pin. When the
OUT is set to “0”, and FT is set to “0”, the FT/OUT is set to
logic level low. The voltage level of FT/OUT is set to VOL
level. The OUT bit is set to “1” on power-up.
I2C Serial Interface
The ISL12059 supports a bi-directional bus oriented
protocol. The protocol defines any device that sends data
onto the bus as a transmitter and the receiving device as the
receiver. The device controlling the transfer is the master
and the device being controlled is the slave. The master
always initiates data transfers and provides the clock for
both transmit and receive operations. Therefore, the
ISL12059 operates as a slave device in all applications.
All communication over the I2C bus is conducted by sending
the MSB of each byte of data first.
Protocol Conventions
Data states on the SDA line can change only during SCL
LOW periods. SDA state changes during SCL HIGH are
reserved for indicating START and STOP conditions (see
Figure 5). On power-up of the ISL12059, the SDA pin is in
the input mode.
All I2C interface operations must begin with a START
condition, which is a HIGH to LOW transition of SDA while
SCL is HIGH. The ISL12059 continuously monitors the SDA
and SCL lines for the START condition and does not respond
to any command until this condition is met (see Figure 5). A
START condition is ignored during the power-up sequence.
All I2C interface operations must be terminated by a STOP
condition, which is a LOW to HIGH transition of SDA while
SCL is HIGH (see Figure 5). A STOP condition at the end of
a read operation or at the end of a write operation to memory
only places the device in its standby mode.
An acknowledge (ACK) is a software convention used to
indicate a successful data transfer. The transmitting device,
either master or slave, releases the SDA bus after
transmitting 8 bits. During the ninth clock cycle, the receiver
pulls the SDA line LOW to acknowledge the reception of the
8 bits of data (see Figure 6).
The ISL12059 responds with an ACK after recognition of a
START condition followed by a valid Identification Byte, and
once again after successful receipt of an Address Byte. The
ISL12059 also responds with an ACK after receiving a Data
Byte of a write operation. The master must respond with an
ACK after receiving a Data Byte of a read operation.
TABLE 2. FT/OUT CONTROL REGISTER
ADDR
7
6
543210
07h
OUT
FT
0
0
0
0
0
PF
Default
1
0
000001
FIGURE 5. VALID DATA CHANGES, START, AND STOP CONDITIONS
SDA
SCL
START
DATA
DATA
STOP
STABLE
CHANGE
DATA
STABLE
ISL12059


유사한 부품 번호 - ISL12059

제조업체부품명데이터시트상세설명
logo
Intersil Corporation
ISL12059 INTERSIL-ISL12059 Datasheet
768Kb / 6P
   High-Accuracy RTC Modules, Feature-Rich RTCs
ISL12059 INTERSIL-ISL12059 Datasheet
9Mb / 44P
   Providing high-performance solutions for every link in the signal chain
logo
Renesas Technology Corp
ISL12059 RENESAS-ISL12059 Datasheet
513Kb / 11P
   Low Cost and Low Power I2C Bus Real Time Clock/Calendar Low Power and Low Cost RTC
ISL12059IBZ RENESAS-ISL12059IBZ Datasheet
513Kb / 11P
   Low Cost and Low Power I2C Bus Real Time Clock/Calendar Low Power and Low Cost RTC
ISL12059IBZ-T RENESAS-ISL12059IBZ-T Datasheet
513Kb / 11P
   Low Cost and Low Power I2C Bus Real Time Clock/Calendar Low Power and Low Cost RTC
More results

유사한 설명 - ISL12059

제조업체부품명데이터시트상세설명
logo
Intersil Corporation
ISL12058 INTERSIL-ISL12058 Datasheet
329Kb / 19P
   Low Cost and Low Power I2C-Bus??Real Time Clock/Calendar
logo
Renesas Technology Corp
ISL12059 RENESAS-ISL12059 Datasheet
513Kb / 11P
   Low Cost and Low Power I2C Bus Real Time Clock/Calendar Low Power and Low Cost RTC
logo
Intersil Corporation
ISL12057 INTERSIL-ISL12057 Datasheet
298Kb / 17P
   Low Cost and Low Power I2C RTC Real Time Clock/Calendar
logo
Renesas Technology Corp
ISL12058 RENESAS-ISL12058 Datasheet
837Kb / 20P
   Low Cost and Low Power I2C-Bus Real Time Clock/Calendar Low Power and Low Cost RTC with Alarm Function
logo
Microchip Technology
MCP7940M-I MICROCHIP-MCP7940M-I Datasheet
1,006Kb / 38P
   Low-Cost I2C??Real-Time Clock/Calendar with SRAM
11/29/11
MCP7940M MICROCHIP-MCP7940M Datasheet
1,006Kb / 38P
   Low-Cost I2C??Real-Time Clock/Calendar with SRAM
11/29/11
MCP7940N MICROCHIP-MCP7940N Datasheet
562Kb / 36P
   Low-Cost I2C??Real-Time Clock/Calendar with SRAM and Battery Switchover
2011
MCP7940N MICROCHIP-MCP7940N_13 Datasheet
1Mb / 42P
   Low-Cost I2C??Real-Time Clock/Calendar with SRAM and Battery Switchover
11/29/12
MCP7940NT-I-MNY MICROCHIP-MCP7940NT-I-MNY Datasheet
1Mb / 42P
   Low-Cost I2C Real-Time Clock/Calendar with SRAM and Battery Switchover
11/29/12
logo
Intersil Corporation
ISL12025 INTERSIL-ISL12025 Datasheet
423Kb / 27P
   Real-Time Clock/Calendar with I2C Bus and EEPROM
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11


데이터시트 다운로드

Go To PDF Page


링크 URL




개인정보취급방침
ALLDATASHEET.CO.KR
ALLDATASHEET 가 귀하에 도움이 되셨나요?  [ DONATE ] 

Alldatasheet는?   |   광고문의   |   운영자에게 연락하기   |   개인정보취급방침   |   링크교환   |   제조사별 검색
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com