전자부품 데이터시트 검색엔진 |
|
74AUP2G86GD 데이터시트(PDF) 10 Page - NXP Semiconductors |
|
74AUP2G86GD 데이터시트(HTML) 10 Page - NXP Semiconductors |
10 / 17 page 74AUP2G86_4 © NXP B.V. 2009. All rights reserved. Product data sheet Rev. 04 — 29 June 2009 10 of 17 NXP Semiconductors 74AUP2G86 Low-power dual 2-input EXCLUSIVE-OR gate [1] For measuring enable and disable times RL = 5 kΩ. For measuring propagation delays, set-up and hold times and pulse width RL = 1 MΩ. Test data is given in Table 10. Definitions for test circuit: RL = Load resistance. CL = Load capacitance including jig and probe capacitance. RT = Termination resistance should be equal to the output impedance Zo of the pulse generator. VEXT = External voltage for measuring switching times. Fig 9. Load circuitry for switching times 001aac521 DUT RT VI VO VEXT VCC RL 5 k Ω CL G Table 10. Test data Supply voltage Load VEXT VCC CL RL[1] tPLH, tPHL tPZH, tPHZ tPZL, tPLZ 0.8 V to 3.6 V 5 pF, 10 pF, 15 pF and 30 pF 5 k Ω or 1 MΩ open GND 2 × VCC |
유사한 부품 번호 - 74AUP2G86GD |
|
유사한 설명 - 74AUP2G86GD |
|
|
링크 URL |
개인정보취급방침 |
ALLDATASHEET.CO.KR |
ALLDATASHEET 가 귀하에 도움이 되셨나요? [ DONATE ] |
Alldatasheet는? | 광고문의 | 운영자에게 연락하기 | 개인정보취급방침 | 링크교환 | 제조사별 검색 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |