전자부품 데이터시트 검색엔진
  Korean  ▼

Delete All
ON OFF
ALLDATASHEET.CO.KR

X  

Preview PDF Download HTML

MC0.063W06030R 데이터시트(PDF) 6 Page - Analog Devices

부품명 MC0.063W06030R
부품 상세설명  Evaluation Board User Guide
Download  12 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
제조업체  AD [Analog Devices]
홈페이지  http://www.analog.com
Logo AD - Analog Devices

MC0.063W06030R 데이터시트(HTML) 6 Page - Analog Devices

Back Button MC0.063W06030R Datasheet HTML 2Page - Analog Devices MC0.063W06030R Datasheet HTML 3Page - Analog Devices MC0.063W06030R Datasheet HTML 4Page - Analog Devices MC0.063W06030R Datasheet HTML 5Page - Analog Devices MC0.063W06030R Datasheet HTML 6Page - Analog Devices MC0.063W06030R Datasheet HTML 7Page - Analog Devices MC0.063W06030R Datasheet HTML 8Page - Analog Devices MC0.063W06030R Datasheet HTML 9Page - Analog Devices MC0.063W06030R Datasheet HTML 10Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 6 / 12 page
background image
UG-272
Evaluation Board User Guide
Rev. A | Page 6 of 12
SELECT EXTERNAL MCLK FREQUENCY
Having selected the digital interface specifics, next use the
EXTERNAL MCLK box to choose which frequency to use. The
boards are supplied with a 25 MHz general oscillator. If a different
clock source is required, the CLK1 SMB connector can be used
to supply a different MCLK value.
Two options for the general oscillator include the AEL3013
oscillators from AEL Crystals and the SG-310SCN oscillators
from Epson Electronics.
Figure 6. EXTERNAL MCLK Input
LOADING FREQUENCY AND PHASE REGISTERS
The desired output frequency and output phase can be loaded
using the inputs shown in Figure 7. Either the FREQ 0 register or
the FREQ 1 register can be loaded with frequency data. The
frequency data is loaded in megahertz, and the equivalent hex code
is shown to the right once data is entered; click Enter to load
data. Once data is loaded, the output appears on the IOUT1 and
IOUT2 pins. Similarly, either the PHASE 0 register or PHASE 1
register can be selected, and the phase data is loaded in degrees.
The analog output frequency from the AD9833 is defined by
fMCLK/228 × FREQREG
where FREQREG is the value loaded into the selected frequency
register in decimals. This signal is phase shifted by
2π/4096 × PHASEREG
where PHASEREG is the value contained in the selected phase
register in decimals.
Figure 7. Frequency and Phase Load
FSK AND PSK FUNCTIONALITY
In software mode, the AD9833 can be set up for FSK or PSK
functionality by simply entering the bit rate in milliseconds and
selecting the push-button option (see Figure 8).
Figure 8. FSK and PSK Functionality
WAVEFORM OPTIONS
The output waveform can be selected as a sinusoidal waveform
or a ramp waveform. The internal comparator in the AD9833
can be disabled or enabled (see Figure 9). The MSB or the
MSB/2 of the phase accumulator can be selected as the output
on the SIGN BIT OUT pin.
Figure 9. Waveform Profile and SIGN BIT OUT Pin
Power-Down Options
The AD9833 has various power-down options selected through
the control register. The part can disable the MCLK or disable
the DAC if just the MSB output is used on the SIGN BIT OUT
pin, or it can power down both sections for a lower power sleep
mode (see Figure 10).
Figure 10. Power-Down Options


Html Pages

1  2  3  4  5  6  7  8  9  10  11  12 


데이터시트 다운로드

Go To PDF Page


링크 URL




개인정보취급방침
ALLDATASHEET.CO.KR
ALLDATASHEET 가 귀하에 도움이 되셨나요?  [ DONATE ] 

Alldatasheet는?   |   광고문의   |   운영자에게 연락하기   |   개인정보취급방침   |   링크교환   |   제조사별 검색
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn