전자부품 데이터시트 검색엔진
  Korean  ▼
ALLDATASHEET.CO.KR

X  

AD7872 데이터시트(PDF) 8 Page - Analog Devices

부품명 AD7872
상세설명  LC2MOS Complete 14-Bit, Sampling ADCs
Download  16 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
제조업체  AD [Analog Devices]
홈페이지  http://www.analog.com
Logo AD - Analog Devices

AD7872 데이터시트(HTML) 8 Page - Analog Devices

Back Button AD7872 Datasheet HTML 4Page - Analog Devices AD7872 Datasheet HTML 5Page - Analog Devices AD7872 Datasheet HTML 6Page - Analog Devices AD7872 Datasheet HTML 7Page - Analog Devices AD7872 Datasheet HTML 8Page - Analog Devices AD7872 Datasheet HTML 9Page - Analog Devices AD7872 Datasheet HTML 10Page - Analog Devices AD7872 Datasheet HTML 11Page - Analog Devices AD7872 Datasheet HTML 12Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 8 / 16 page
background image
AD7871/AD7872
–8–
REV. D
placed on the data bus. These six bits are right justified and
thereby occupy the lower six bits of the byte while the upper two
bits are zeros.
Serial Output Format
Serial data is available on the AD7871 when the 14/
8/CLK
input is at 0 V or –5 V and in this case the DB12/
SSTRB,
DB11/SCLK and DB10/SDATA pins assume their serial func-
tions. The AD7872 is a serial output device only. The serial
function on both devices is identical. Serial data is available dur-
ing conversion with a word length of 16 bits; two leading zeros,
followed by the 14-bit conversion result starting with the MSB.
The data is synchronized to the serial clock output (SCLK) and
is framed by the serial strobe (
SSTRB). Data is clocked out on a
low to high transition of the serial clock and is valid on the fall-
ing edge of this clock while the
SSTRB output is low. SSTRB
goes low at the start of conversion and the first serial data bit
(which is the first leading zero) is valid on the first falling edge
of SCLK. All the serial lines are open-drain outputs and require
external pull-up resistors.
The serial clock out is derived from the ADC master clock
source which may be internal or external. Normally, SCLK is
required during the serial transmission only. In these cases it
can be shut down (i.e., placed into three-state) at the end of
conversion to allow multiple ADCs to share a common serial
bus. However, some serial systems (e.g., TMS32020) require a
serial clock that runs continuously. Both options are available
on the AD7871 and AD7872. With the 14/
8/CLK input on the
AD7871 at –5 V, the serial clock (SCLK) runs continuously;
when 14/
8/CLK is at 0 V, SCLK goes into three-state at the end
of transmission. The CONTROL pin on the AD7872 performs
the same function. When this is at 0 V, SCLK is noncontinuous
and when it is at –5 V, SCLK is continuous.
The SCLK, SDATA and
SSTRB lines are open-drain outputs.
If these are required to drive capacitive loads in excess of 35 pF,
buffering is recommended.
MODE 1 INTERFACE
Conversion is initiated by a low going pulse on the
CONVST
input. The rising edge of this
CONVST pulse starts conversion
and drives the track/hold amplifier into its hold mode. The
BUSY/INT status output assumes its INT function in this
mode.
INT is normally high and goes low at the end of conver-
sion. This
INT line can be used to interrupt the microprocessor.
A read operation to the AD7871 accesses the data and the
INT
line is reset high on the falling edge of
CS and RD. The CONVST
input must be high when
CS and RD are brought low for the
AD7871 to operate correctly in this mode. It is important, espe-
cially in systems where the conversion start (
CONVST) pulse is
asynchronous to the microprocessor, to ensure that a parallel or
byte data read is not attempted during a conversion. Trying to
read data during a conversion can cause errors to the conversion
in progress. Avoid pulsing the
CONVST line a second time be-
fore conversion end since it can cause errors in the conversion
result. In applications where precise sampling is not critical, the
CONVST pulse can be generated from microprocessor WR line
OR-gated with the AD7871
CS input. In some applications, de-
pending on power supply turn-on time, the AD7871/AD7872
may perform a conversion on power-up. In this case, the
INT
line on the AD7871 will power up low, and a dummy read to
the device will be required to reset the
INT line before starting
conversion.
Figure 9 shows the Mode 1 timing diagram for a 14-bit parallel
data output format (14/
8/CLK = +5 V). A read to the AD7871
at the end of conversion accesses all 14 bits of data at the same
time. Serial data is not available for this data output format.
Figure 9. Mode 1 Timing Diagram, 14-Bit Parallel Read
The Mode 1 function timing diagram for byte and serial data is
shown in Figure 10.
INT goes low at the end of conversion and
is reset high by the first falling edge of
CS and RD. This first
read at the end of conversion can either access the low byte or
high byte of data depending on the status of HBEN (Figure 10
shows low byte for example only). The diagram shows both the
SCLK output going into three-state at the end of transmission
and a continuously running clock (dashed line).
MODE 2 INTERFACE
The second interface mode is achieved by hard-wiring
CONVST
low and conversion is initiated by taking
CS low while HBEN is
low. The track/hold amplifier goes into the hold mode on the
falling edge of
CS. In this mode the BUSY/INT pin assumes its
BUSY function. BUSY goes low at the start of conversion, stays
low during the conversion and returns high when the conversion
is complete. It is normally used in parallel interfaces to drive the
microprocessor into a WAIT state for the duration of conversion.
Figure 11 shows the Mode 2 timing diagram for the 14-bit paral-
lel data output format (14/
8/CLK = +5 V). In this case the ADC
behaves like slow memory. The major advantage of this interface
is that it allows the microprocessor to start conversion, WAIT
and then read data with a single READ instruction. The user
does not have to worry about servicing interrupts or ensuring
that software delays are long enough to avoid the reading during
conversion.
The Mode 2 timing diagram for byte and serial data is shown in
Figure 12. For 2-byte data read, the lower byte (DB0–DB7) has
to be accessed first since HBEN must be low to start con-ver-
sion. The ADC behaves like slow memory for this first read, but
the second read to access the upper byte of data is a normal read.
Operation to the serial functions is identical between Mode 1
and Mode 2. Once again, the timing diagram of Figure 12 shows
SCLK going into three-state or running continuously (dashed
line).


유사한 부품 번호 - AD7872

제조업체부품명데이터시트상세설명
logo
Analog Devices
AD7872 AD-AD7872 Datasheet
267Kb / 16P
   LC2MOS Complete 14-Bit, Sampling ADCs
REV. D
AD7872AN AD-AD7872AN Datasheet
267Kb / 16P
   LC2MOS Complete 14-Bit, Sampling ADCs
REV. D
AD7872BR AD-AD7872BR Datasheet
267Kb / 16P
   LC2MOS Complete 14-Bit, Sampling ADCs
REV. D
AD7872JN AD-AD7872JN Datasheet
267Kb / 16P
   LC2MOS Complete 14-Bit, Sampling ADCs
REV. D
AD7872JR AD-AD7872JR Datasheet
267Kb / 16P
   LC2MOS Complete 14-Bit, Sampling ADCs
REV. D
More results

유사한 설명 - AD7872

제조업체부품명데이터시트상세설명
logo
Analog Devices
AD7872KRZ-REEL AD-AD7872KRZ-REEL Datasheet
324Kb / 16P
   LC2MOS Complete 14-Bit, Sampling ADCs
REV. D
AD7872JRZ AD-AD7872JRZ Datasheet
267Kb / 16P
   LC2MOS Complete 14-Bit, Sampling ADCs
REV. D
AD7870 AD-AD7870 Datasheet
331Kb / 20P
   LC2MOS Complete, 12-Bit, 100 kHz, Sampling ADCs
REV. B
AD7875KNZ AD-AD7875KNZ Datasheet
621Kb / 28P
   LC2MOS Complete, 12-Bit, 100 kHz, Sampling ADCs
REV. C
AD7871 AD-AD7871_15 Datasheet
324Kb / 16P
   LC MOS Complete 14-Bit, Sampling ADCs
REV. D
AD7872 AD-AD7872_15 Datasheet
324Kb / 16P
   LC MOS Complete 14-Bit, Sampling ADCs
REV. D
AD7840 AD-AD7840 Datasheet
338Kb / 16P
   LC2MOS Complete 14-Bit DAC
REV. B
AD7884 AD-AD7884 Datasheet
319Kb / 16P
   LC2MOS 16-Bit, High Speed Sampling ADCs
REV. C
AD7870A AD-AD7870A Datasheet
250Kb / 12P
   LC2MOS Complete, 12-Bit, 100 kHz , Sampling ADC
REV. 0
AD7244JRZ AD-AD7244JRZ Datasheet
283Kb / 12P
   LC2MOS Dual, Complete, 12-Bit/14-Bit Serial DACs
REV. A
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16


데이터시트 다운로드

Go To PDF Page


링크 URL




개인정보취급방침
ALLDATASHEET.CO.KR
ALLDATASHEET 가 귀하에 도움이 되셨나요?  [ DONATE ] 

Alldatasheet는?   |   광고문의   |   운영자에게 연락하기   |   개인정보취급방침   |   링크교환   |   제조사별 검색
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com