전자부품 데이터시트 검색엔진 |
|
LAN8710A-EZC 데이터시트(PDF) 11 Page - SMSC Corporation |
|
LAN8710A-EZC 데이터시트(HTML) 11 Page - SMSC Corporation |
11 / 82 page Small Footprint MII/RMII 10/100 Ethernet Transceiver with HP Auto-MDIX and flexPWR® Technology Datasheet SMSC LAN8710A/LAN8710Ai 11 Revision 1.4 (08-23-12) DATASHEET 1 Receive Data 0 RXD0 VO8 Bit 0 of the 4 (2 in RMII Mode) data bits that are sent by the transceiver on the receive path. PHY Operating Mode 0 Configuration Strap MODE0 VIS (PU) Combined with MODE1 and MODE2, this configuration strap sets the default PHY mode. See Note 2.1 for more information on configuration straps. Note: Refer to Section 3.7.2, "MODE[2:0]: Mode Configuration," on page 36 for additional details. 1 Receive Data 1 RXD1 VO8 Bit 1 of the 4 (2 in RMII Mode) data bits that are sent by the transceiver on the receive path. PHY Operating Mode 1 Configuration Strap MODE1 VIS (PU) Combined with MODE0 and MODE2, this configuration strap sets the default PHY mode. See Note 2.1 for more information on configuration straps. Note: Refer to Section 3.7.2, "MODE[2:0]: Mode Configuration," on page 36 for additional details. 1 Receive Data 2 (MII Mode) RXD2 VO8 Bit 2 of the 4 (in MII Mode) data bits that are sent by the transceiver on the receive path. Note: This signal is not used in RMII Mode. MII/RMII Mode Select Configuration Strap RMIISEL VIS (PD) This configuration strap selects the MII or RMII mode of operation. When strapped low to VSS, MII Mode is selected. When strapped high to VDDIO RMII Mode is selected. See Note 2.1 for more information on configuration straps. Note: Refer to Section 3.7.3, "RMIISEL: MII/RMII Mode Configuration," on page 37 for additional details. 1 Receive Data 3 (MII Mode) RXD3 VO8 Bit 3 of the 4 (in MII Mode) data bits that are sent by the transceiver on the receive path. Note: This signal is not used in RMII Mode. PHY Address 2 Configuration Strap PHYAD2 VIS (PD) Combined with PHYAD0 and PHYAD1, this configuration strap sets the transceiver’s SMI address. See Note 2.1 for more information on configuration straps. Note: Refer to Section 3.7.1, "PHYAD[2:0]: PHY Address Configuration," on page 36 for additional information. Table 2.1 MII/RMII Signals (continued) NUM PINS NAME SYMBOL BUFFER TYPE DESCRIPTION |
유사한 부품 번호 - LAN8710A-EZC |
|
유사한 설명 - LAN8710A-EZC |
|
|
링크 URL |
개인정보취급방침 |
ALLDATASHEET.CO.KR |
ALLDATASHEET 가 귀하에 도움이 되셨나요? [ DONATE ] |
Alldatasheet는? | 광고문의 | 운영자에게 연락하기 | 개인정보취급방침 | 링크교환 | 제조사별 검색 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |