전자부품 데이터시트 검색엔진
  Korean  ▼
ALLDATASHEET.CO.KR

X  

DAC38J84IAAVR 데이터시트(PDF) 6 Page - Texas Instruments

Click here to check the latest version.
부품명 DAC38J84IAAVR
상세설명  Digital-to-Analog Converters
Download  122 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
제조업체  TI1 [Texas Instruments]
홈페이지  http://www.ti.com
Logo TI1 - Texas Instruments

DAC38J84IAAVR 데이터시트(HTML) 6 Page - Texas Instruments

Back Button DAC38J84IAAVR Datasheet HTML 2Page - Texas Instruments DAC38J84IAAVR Datasheet HTML 3Page - Texas Instruments DAC38J84IAAVR Datasheet HTML 4Page - Texas Instruments DAC38J84IAAVR Datasheet HTML 5Page - Texas Instruments DAC38J84IAAVR Datasheet HTML 6Page - Texas Instruments DAC38J84IAAVR Datasheet HTML 7Page - Texas Instruments DAC38J84IAAVR Datasheet HTML 8Page - Texas Instruments DAC38J84IAAVR Datasheet HTML 9Page - Texas Instruments DAC38J84IAAVR Datasheet HTML 10Page - Texas Instruments Next Button
Zoom Inzoom in Zoom Outzoom out
 6 / 122 page
background image
DAC37J84, DAC38J84
SLASE17B – JANUARY 2014 – REVISED MARCH 2014
www.ti.com
Terminal Functions (continued)
TERMINAL
I/O
DESCRIPTION
NAME
NUMBER
CML SerDes interface lane 3 input, negative, expected to be AC coupled. It can be left open if
RX3N
M2
I
not used.
CML SerDes interface lane 4 input, positive, expected to be AC coupled. It can be left open if
RX4P
F1
I
not used.
CML SerDes interface lane 4 input, negative, expected to be AC coupled. It can be left open if
RX4N
E1
I
not used.
CML SerDes interface lane 5 input, positive, expected to be AC coupled. It can be left open if
RX5P
C1
I
not used.
CML SerDes interface lane 5 input, negative, expected to be AC coupled. It can be left open if
RX5N
D1
I
not used.
CML SerDes interface lane 6 input, positive, expected to be AC coupled. It can be left open if
RX6P
B1
I
not used.
CML SerDes interface lane 6 input, negative, expected to be AC coupled. It can be left open if
RX6N
A1
I
not used.
CML SerDes interface lane 7 input, positive, expected to be AC coupled. It can be left open if
RX7P
A3
I
not used.
CML SerDes interface lane 7 input, negative, expected to be AC coupled. It can be left open if
RX7N
A2
I
not used.
LVPECL SYSREF positive input with Vcm = 0.5V. This positive/negative pair is captured with
the rising edge of DACCLKP/N. It is used for JESD204B Subclass 1 deterministic latency and
SYSREFP
A7
I
multiple DAC synchronization, which can be periodic or pulsed. If not used, it is self-biased with
100mV differential at Vcm = 0.5V.
SYSREFN
A6
I
LVPECL SYSREF negative input with Vcm = 0.5V. (See the SYSREFP description)
SCLK
L9
I
Serial interface clock. Internal pull-down. It can be left open if not used.
Active low serial data enable, always an input to the DAC37J84/DAC38J84. Internal pull-up. It
SDENB
M9
I
can be left open if not used.
Serial interface data. Bi-directional in 3-terminal mode (default) and 4-terminal mode. Internal
SDIO
L10
I/O
pull-down. It can be left open if not used.
Uni-directional serial interface data in 4-terminal mode. The SDO terminal is tri-stated in 3-
SDO
M10
O
terminal interface mode (default). It can be left open if not used.
Active high asynchronous hardware power-down input. Internal pull-down. It can be left open if
SLEEP
M8
I
not used.
SYNCBP
B7
O
Synchronization request to transmitter, LVDS positive output. It can be left open if not used.
SYNCBN
B6
O
Synchronization request to transmitter, LVDS negative output. It can be left open if not used.
Synchronization request to transmitter, CMOS output. Defaults to link 0, but can be
SYNC_N_AB
L6
O
programmable for any link. It can be left open if not used.
Synchronization request to transmitter, CMOS output. Defaults to link 1, but can be
SYNC_N_CD
L7
O
programmable for any link. It can be left open if not used.
TCLK
K4
I
JTAG test clock. It can be left open if not used.
TDI
L5
I
JTAG test data in. It can be left open if not used.
TDO
M5
O
JTAG test data out. It can be left open if not used.
TMS
L4
I
JTAG test mode select. It can be left open if not used.
JTAG test reset. Must be tied to GND to hold the JTAG state machine status reset if the JTAG
TRSTB
J3
I
port is not used.
To enable analog output data transmission, set sif_txenable in register config3 to “1” or pull
CMOS TXENABLE terminal to high. Transmit enable active high input. Internal pull-down. To
TXENABLE
K5
I
disable analog output, set sif_txenable to “0” and pull CMOS TXENABLE terminal to low. The
DAC output is forced to midscale. It can be left open if not used.
TESTMODE
K3
O
This terminal is used for factory testing. Internal pull-down. It can be left open if not used.
D10, E10, H10,
VDDADAC33
I
Analog supply voltage. (3.3V)
J10,
VDDAPLL18
B10, B9
I
PLL analog supply voltage. (1.8V)
VDDAREF18
C10, K10
I
Analog reference supply voltage (1.8V)
6
Submit Documentation Feedback
Copyright © 2014, Texas Instruments Incorporated
Product Folder Links: DAC37J84 DAC38J84


유사한 부품 번호 - DAC38J84IAAVR

제조업체부품명데이터시트상세설명
logo
Texas Instruments
DAC38J82 TI-DAC38J82 Datasheet
2Mb / 119P
[Old version datasheet]   DAC3xJ82 Dual-Channel, 16-Bit, 1.6/2.5 GSPS, Digital-to-Analog Converters with 12.5 Gbps JESD204B Interface
DAC38J82 TI1-DAC38J82 Datasheet
2Mb / 122P
[Old version datasheet]   Digital-to-Analog Converters
DAC38J82IAAV TI-DAC38J82IAAV Datasheet
2Mb / 119P
[Old version datasheet]   DAC3xJ82 Dual-Channel, 16-Bit, 1.6/2.5 GSPS, Digital-to-Analog Converters with 12.5 Gbps JESD204B Interface
DAC38J82IAAV TI1-DAC38J82IAAV Datasheet
2Mb / 122P
[Old version datasheet]   Digital-to-Analog Converters
DAC38J82IAAVR TI-DAC38J82IAAVR Datasheet
2Mb / 119P
[Old version datasheet]   DAC3xJ82 Dual-Channel, 16-Bit, 1.6/2.5 GSPS, Digital-to-Analog Converters with 12.5 Gbps JESD204B Interface
More results

유사한 설명 - DAC38J84IAAVR

제조업체부품명데이터시트상세설명
logo
Texas Instruments
ADS822 TI1-ADS822_15 Datasheet
882Kb / 18P
[Old version datasheet]   ANALOG-TO-DIGITAL CONVERTERS
logo
DATEL, Inc.
DAC-88GC-2-C DATEL-DAC-88GC-2-C Datasheet
116Kb / 1P
   Digital-to-Analog Converters
DAC-88GE-2 DATEL-DAC-88GE-2 Datasheet
116Kb / 1P
   Digital-to-Analog Converters
DAC-88GM-2-C DATEL-DAC-88GM-2-C Datasheet
116Kb / 1P
   Digital-to-Analog Converters
DAC-HF12BMM DATEL-DAC-HF12BMM Datasheet
115Kb / 1P
   Digital-to-Analog Converters
DAC-HF12BMC DATEL-DAC-HF12BMC Datasheet
115Kb / 1P
   Digital-to-Analog Converters
DAC-HF10BMM-C DATEL-DAC-HF10BMM-C Datasheet
115Kb / 1P
   Digital-to-Analog Converters
DAC-88ME-C DATEL-DAC-88ME-C Datasheet
116Kb / 1P
   Digital-to-Analog Converters
DAC-88ME-2 DATEL-DAC-88ME-2 Datasheet
116Kb / 1P
   Digital-to-Analog Converters
DAC-88ME DATEL-DAC-88ME Datasheet
116Kb / 1P
   Digital-to-Analog Converters
DAC-HP16BME-1 DATEL-DAC-HP16BME-1 Datasheet
115Kb / 1P
   Digital-to-Analog Converters
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100  ...More


데이터시트 다운로드

Go To PDF Page


링크 URL




개인정보취급방침
ALLDATASHEET.CO.KR
ALLDATASHEET 가 귀하에 도움이 되셨나요?  [ DONATE ] 

Alldatasheet는?   |   광고문의   |   운영자에게 연락하기   |   개인정보취급방침   |   링크교환   |   제조사별 검색
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com