전자부품 데이터시트 검색엔진 |
|
TP5510 데이터시트(PDF) 6 Page - National Semiconductor (TI) |
|
|
TP5510 데이터시트(HTML) 6 Page - National Semiconductor (TI) |
6 / 12 page Timing Specifications Unless otherwise noted limits printed in BOLD characters are guaranteed for VCC e 50V g 5% VBB eb50V g5% TA e 0 Cto70 C by correlation with 100% electrical testing at TA e 25 C All other limits are assured by correlation with other production tests andor product design and characterization All signals referenced to GNDA Typicals specified at VCC e 50V VBB eb50V TA e 25 C All timing parameters are measured at VOH e 20V and VOL e 07V See Definitions and Timing Conventions section for test methods information Symbol Parameter Conditions Min Typ Max Units 1tPM Frequency of Master Clocks Depends on the Device Used and the 1536 MHz BCLKD CLKSEL Pin 1544 MHz MCLKE and MCLKD 2048 MHz tDM Rise Time of Master Clock MCLKE and MCLKD 50 ns tFM Fall Time of Master Clock MCLKE and MCLKD 50 ns tPB Period of Bit Clock 485 488 15725 ns tDB Rise Time of Bit Clock BCLKE and BCLKD 50 ns tFB Fall Time of Bit Clock BCLKE and BCLKD 50 ns tWMH Width of Master Clock High MCLKE and MCLKD 160 ns tWML Width of Master Clock Low MCLKE and MCLKD 160 ns tSBFM Set-Up Time from BCLKE High First Bit Clock after the Leading 100 ns to MCLKE Falling Edge Edge of FSE tSFFM Set-Up Time from FSE High Long Frame Only 100 ns to MCLKE Falling Edge tWBH Width of Bit Clock High VIHe22V 160 ns tWBL Width of Bit Clock Low VILe06V 160 ns tHBFL Holding Time from Bit Clock Long Frame Only 0 ns Low to Frame Sync tHBFS Holding Time from Bit Clock Short Frame Only 0 ns High to Frame Sync tSFB Set-Up Time from Frame Sync Long Frame Only 115 ns to Bit Clock Low tDBD Delay Time from BCLKE High Loade150 pF plus 2 LSTTL Loads 0 140 ns to Data Valid tDBTS Delay Time to TSE Low Loade150 pF plus 2 LSTTL Loads 140 ns tDZC Delay Time from BCLKE Low to CLe0 pF to 150 pF 50 165 ns Data Output Disabled tDZF Delay Time to Valid Data from CLe0 pF to 150 pF 20 165 ns FSE or BCLKE Whichever Comes Later tSDB Set-Up Time from DD Valid to 50 ns BCLKDE Low tHBD Hold Time from BCLKDE Low to 50 ns DD Invalid tSF Set-Up Time from FSED to Short Frame Sync Pulse (1 Bit Clock 50 ns BCLKED Low Period Long) tHF Hold Time from BCLKED Low Short Frame Sync Pulse (1 Bit Clock 100 ns to FSED Low Period Long) tHBFl Hold Time from 3rd Period of Long Frame Sync Pulse (from 3 to 8 Bit 100 ns Bit Clock Low to Frame Sync Clock Periods Long) (FSE or FSD) tWFL Minimum Width of the Frame 64k Bits Operating Mode 160 ns Sync Pulse (Low Level) http www nationalcom 6 |
유사한 부품 번호 - TP5510 |
|
유사한 설명 - TP5510 |
|
|
링크 URL |
개인정보취급방침 |
ALLDATASHEET.CO.KR |
ALLDATASHEET 가 귀하에 도움이 되셨나요? [ DONATE ] |
Alldatasheet는? | 광고문의 | 운영자에게 연락하기 | 개인정보취급방침 | 링크교환 | 제조사별 검색 All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |