전자부품 데이터시트 검색엔진
  Korean  ▼
ALLDATASHEET.CO.KR

X  

GS82582Q38GE-500 데이터시트(PDF) 6 Page - GSI Technology

부품명 GS82582Q38GE-500
상세설명  Byte Write controls sampled at data-in time
Download  25 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
제조업체  GSI [GSI Technology]
홈페이지  http://www.gsitechnology.com
Logo GSI - GSI Technology

GS82582Q38GE-500 데이터시트(HTML) 6 Page - GSI Technology

Back Button GS82582Q38GE-500 Datasheet HTML 2Page - GSI Technology GS82582Q38GE-500 Datasheet HTML 3Page - GSI Technology GS82582Q38GE-500 Datasheet HTML 4Page - GSI Technology GS82582Q38GE-500 Datasheet HTML 5Page - GSI Technology GS82582Q38GE-500 Datasheet HTML 6Page - GSI Technology GS82582Q38GE-500 Datasheet HTML 7Page - GSI Technology GS82582Q38GE-500 Datasheet HTML 8Page - GSI Technology GS82582Q38GE-500 Datasheet HTML 9Page - GSI Technology GS82582Q38GE-500 Datasheet HTML 10Page - GSI Technology Next Button
Zoom Inzoom in Zoom Outzoom out
 6 / 25 page
background image
GS82582Q20/38GE-500/450/400/375
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.04 4/2016
6/25
© 2012, GSI Technology
FLXDrive-II Output Driver Impedance Control
HSTL I/O SigmaQuad-II+ SRAMs are supplied with programmable impedance output drivers. The ZQ pin must be connected to
VSS via an external resistor, RQ, to allow the SRAM to monitor and adjust its output driver impedance. The value of RQ must be
5X the value of the desired RAM output impedance. The allowable range of RQ to guarantee impedance matching continuously is
between 175
 and 350. Periodic readjustment of the output driver impedance is necessary as the impedance is affected by drifts
in supply voltage and temperature. The SRAM’s output impedance circuitry compensates for drifts in supply voltage and
temperature. A clock cycle counter periodically triggers an impedance evaluation, resets and counts again. Each impedance
evaluation may move the output driver impedance level one step at a time towards the optimum level. The output driver is
implemented with discrete binary weighted impedance steps.
Input Termination Impedance Control
These SigmaQuad-II+ SRAMs are supplied with programmable input termination on Data (D), Byte Write (BW), and Clock (K/K)
input receivers. Input termination can be enabled or disabled via the ODT pin (6R). When the ODT pin is tied Low (or left
floating —the pin has a small pull-down resistor), input termination is disabled. When the ODT pin is tied High, input termination
is enabled. Termination impedance is programmed via the same RQ resistor (connected between the ZQ pin and VSS) used to
program output driver impedance, and is nominally RQ*0.6 Thevenin-equivalent when RQ is between 175
 and 250. Periodic
readjustment of the termination impedance occurs to compensate for drifts in supply voltage and temperature, in the same manner
as for driver impedance (see above).
Note:
When ODT = 1, Data (D), Byte Write (BW), and Clock (K, K) input termination is always enabled. Consequently, D, BW, K, K
inputs should always be driven High or Low; they should never be tri-stated (i.e., in a High-Z state). If the inputs are tri-stated, the
input termination will pull the signal to VDDQ/2 (i.e., to the switch point of the diff-amp receiver), which could cause the receiver
to enter a meta-stable state, resulting in the receiver consuming more power than it normally would. This could result in the
device’s operating currents being higher.
Power-Up Initialization
After power-up, stable input clocks must be applied to the device for 20
s prior to issuing read and write commands. See the tKInit
timing parameter in the AC Electrical Characteristics section.
Note:
The tKInit requirement is independent of the tLock requirement, which specifies how many cycles of stable input clocks (2048)
must be applied after the Doff pin has been driven High in order to ensure that the DLL locks properly (and the DLL must lock
properly before issuing read and write commands). However, tKInit is greater than tKLock, even at the slowest permitted cycle time
of 8.4 ns (2048*8.4 ns = 17.2
s). Consequently, the 20 s associated with tKInit is sufficient to cover the tKLock requirement at
power-up if the Doff pin is driven High prior to the start of the 20
s period.
Also, tKInit only needs to be met once, immediately after power-up, whereas tKLock must be met any time the DLL is disabled/reset
(whether by toggling Doff Low or by stopping K clocks for > 30 ns).


유사한 부품 번호 - GS82582Q38GE-500

제조업체부품명데이터시트상세설명
logo
GSI Technology
GS82582Q38GE-500 GSI-GS82582Q38GE-500 Datasheet
436Kb / 25P
   288Mb SigmaQuad-II Burst of 2 SRAM
GS82582Q38GE-500 GSI-GS82582Q38GE-500 Datasheet
436Kb / 25P
   288Mb SigmaQuad-II Burst of 2 SRAM
GS82582Q38GE-500I GSI-GS82582Q38GE-500I Datasheet
436Kb / 25P
   Dual Double Data Rate interface
GS82582Q38GE-500I GSI-GS82582Q38GE-500I Datasheet
436Kb / 25P
   288Mb SigmaQuad-II Burst of 2 SRAM
GS82582Q38GE-500I GSI-GS82582Q38GE-500I Datasheet
436Kb / 25P
   288Mb SigmaQuad-II Burst of 2 SRAM
More results

유사한 설명 - GS82582Q38GE-500

제조업체부품명데이터시트상세설명
logo
GSI Technology
GS8662QT10BD-250I GSI-GS8662QT10BD-250I Datasheet
501Kb / 28P
   Byte Write controls sampled at data-in time
GS8662Q07BGD-250 GSI-GS8662Q07BGD-250 Datasheet
502Kb / 28P
   Byte Write controls sampled at data-in time
GS8342Q07BGD-300 GSI-GS8342Q07BGD-300 Datasheet
502Kb / 28P
   Byte Write controls sampled at data-in time
GS81302DT07E-300 GSI-GS81302DT07E-300 Datasheet
513Kb / 30P
   Byte Write controls sampled at data-in time
logo
National Semiconductor ...
AD-03 NSC-AD-03 Datasheet
43Kb / 4P
   Effects of Aperture Time and Jitter in a Sampled Data System
logo
Micross Components
AS5SP128K36 MICROSS-AS5SP128K36 Datasheet
701Kb / 14P
   Byte Write support
logo
ATMEL Corporation
AT28C17 ATMEL-AT28C17_14 Datasheet
201Kb / 12P
   Self-Timed Byte Write Cycle
logo
Alliance Semiconductor ...
512M-DDR1-AS4C64M8D1 ALSC-512M-DDR1-AS4C64M8D1 Datasheet
1Mb / 65P
   Individual byte write mask control
logo
ATMEL Corporation
AT28C16 ATMEL-AT28C16_14 Datasheet
179Kb / 12P
   Self-Timed Byte Write Cycle
ATA6662 ATMEL-ATA6662_10 Datasheet
537Kb / 18P
   Dominant Time-out Function at Transmit Data (TXD)
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25


데이터시트 다운로드

Go To PDF Page


링크 URL




개인정보취급방침
ALLDATASHEET.CO.KR
ALLDATASHEET 가 귀하에 도움이 되셨나요?  [ DONATE ] 

Alldatasheet는?   |   광고문의   |   운영자에게 연락하기   |   개인정보취급방침   |   링크교환   |   제조사별 검색
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com