전자부품 데이터시트 검색엔진
  Korean  ▼
ALLDATASHEET.CO.KR

X  

GS8672Q38BGE-450I 데이터시트(PDF) 8 Page - GSI Technology

부품명 GS8672Q38BGE-450I
상세설명  On-Chip ECC with virtually zero SER
Download  28 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
제조업체  GSI [GSI Technology]
홈페이지  http://www.gsitechnology.com
Logo GSI - GSI Technology

GS8672Q38BGE-450I 데이터시트(HTML) 8 Page - GSI Technology

Back Button GS8672Q38BGE-450I Datasheet HTML 4Page - GSI Technology GS8672Q38BGE-450I Datasheet HTML 5Page - GSI Technology GS8672Q38BGE-450I Datasheet HTML 6Page - GSI Technology GS8672Q38BGE-450I Datasheet HTML 7Page - GSI Technology GS8672Q38BGE-450I Datasheet HTML 8Page - GSI Technology GS8672Q38BGE-450I Datasheet HTML 9Page - GSI Technology GS8672Q38BGE-450I Datasheet HTML 10Page - GSI Technology GS8672Q38BGE-450I Datasheet HTML 11Page - GSI Technology GS8672Q38BGE-450I Datasheet HTML 12Page - GSI Technology Next Button
Zoom Inzoom in Zoom Outzoom out
 8 / 28 page
background image
GS8672Q20/38BE-500/450/400
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
Rev: 1.01c 8/2017
8/28
© 2011, GSI Technology
FLXDrive-II Output Driver Impedance Control
HSTL I/O SigmaQuad-II+ ECCRAMs are supplied with programmable impedance output drivers. The ZQ pin must be connected
to VSS via an external resistor, RQ, to allow the SRAM to monitor and adjust its output driver impedance. The value of RQ must be
5X the value of the desired RAM output impedance. The allowable range of RQ to guarantee impedance matching continuously is
between 175
 and 275. Periodic readjustment of the output driver impedance is necessary as the impedance is affected by drifts
in supply voltage and temperature. The SRAM’s output impedance circuitry compensates for drifts in supply voltage and
temperature. A clock cycle counter periodically triggers an impedance evaluation, resets and counts again. Each impedance
evaluation may move the output driver impedance level one step at a time towards the optimum level. The output driver is
implemented with discrete binary weighted impedance steps.
Input Termination Impedance Control
These SigmaQuad-II+ ECCRAMs are supplied with programmable input termination on Data (D), Byte Write (BW), and Clock
(K/K) input receivers. Input termination can be enabled or disabled via the ODT pin (6R). When the ODT pin is tied Low (or left
floating -the pin has a small pull-down resistor), input termination is disabled. When the ODT pin is tied High, input termination is
enabled. Termination impedance is programmed via the same RQ resistor (connected between the ZQ pin and VSS) used to
program output driver impedance, and is nominally RQ*0.6 Thevenin-equivalent when RQ is between 175
 and 250. Periodic
readjustment of the termination impedance occurs to compensate for drifts in supply voltage and temperature, in the same manner
as for driver impedance (see above).
Note:
When ODT = 1, Data (D), Byte Write (BW), and Clock (K, K) input termination is always enabled. Consequently, D, BW, K, K
inputs should always be driven High or Low; they should never be tri-stated (i.e., in a High-Z state). If the inputs are tri-stated, the
input termination will pull the signal to VDDQ/2 (i.e., to the switch point of the diff-amp receiver), which could cause the receiver
to enter a meta-stable state, resulting in the receiver consuming more power than it normally would. This could result in the
device’s operating currents being higher.


유사한 부품 번호 - GS8672Q38BGE-450I

제조업체부품명데이터시트상세설명
logo
GSI Technology
GS8672Q38BGE-450I GSI-GS8672Q38BGE-450I Datasheet
457Kb / 28P
   On-Chip ECC with virtually zero SER
More results

유사한 설명 - GS8672Q38BGE-450I

제조업체부품명데이터시트상세설명
logo
GSI Technology
GS8673ED36BK-625I GSI-GS8673ED36BK-625I Datasheet
457Kb / 31P
   On-Chip ECC with virtually zero SER
GS8673EQ18BK-625 GSI-GS8673EQ18BK-625 Datasheet
451Kb / 31P
   On-Chip ECC with virtually zero SER
GS8672Q38BE-450I GSI-GS8672Q38BE-450I Datasheet
457Kb / 28P
   On-Chip ECC with virtually zero SER
GS8673ED18BGK-625 GSI-GS8673ED18BGK-625 Datasheet
457Kb / 31P
   On-Chip ECC with virtually zero SER
GS8673ED36BK-550 GSI-GS8673ED36BK-550 Datasheet
457Kb / 31P
   On-Chip ECC with virtually zero SER
GS8672D37BGE-375 GSI-GS8672D37BGE-375 Datasheet
483Kb / 28P
   On-Chip ECC with virtually zero SER
GS8672D20BGE-633 GSI-GS8672D20BGE-633 Datasheet
483Kb / 30P
   On-Chip ECC with virtually zero SER
GS8672Q19BGE-300 GSI-GS8672Q19BGE-300 Datasheet
475Kb / 27P
   On-Chip ECC with virtually zero SER
GS8673ED36BK-675I GSI-GS8673ED36BK-675I Datasheet
457Kb / 31P
   On-Chip ECC with virtually zero SER
GS8673EQ36BGK-675 GSI-GS8673EQ36BGK-675 Datasheet
451Kb / 31P
   On-Chip ECC with virtually zero SER
GS8672D20BE-450I GSI-GS8672D20BE-450I Datasheet
483Kb / 30P
   On-Chip ECC with virtually zero SER
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28


데이터시트 다운로드

Go To PDF Page


링크 URL




개인정보취급방침
ALLDATASHEET.CO.KR
ALLDATASHEET 가 귀하에 도움이 되셨나요?  [ DONATE ] 

Alldatasheet는?   |   광고문의   |   운영자에게 연락하기   |   개인정보취급방침   |   링크교환   |   제조사별 검색
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com